Публікація:
Coverage Method for FPGA Fault Logic Blocks by Spares

dc.contributor.authorHahanov, V. I.
dc.contributor.authorLitvinova, E. I.
dc.contributor.authorGharibi, W.
dc.contributor.authorGuz, O. A.
dc.date.accessioned2016-09-01T13:24:35Z
dc.date.available2016-09-01T13:24:35Z
dc.date.issued2009
dc.description.abstractA fault coverage method for digital system-on-chip by means of traversal the logic block matrix to repair the FPGA components is proposed. A method enables to obtain the solution in the form of quasioptimal coverage for all faulty blocks by minimum number of spare tiles. A choice one of two traversal strategies for rows or columns of a logic block matrix on the basis of the structurization criteria, which determine a number of faulty blocks, reduced to the unit modified matrix of rows or columns is realized. The problem of testing technologies adaptation for new digital system-in-package (SiP), which gradually develops the market of electronic technology [1-6] is considered. SiP forms new challenges of real-time Infrastructure IP for system functionalities, which differs from embedded diagnosis of SoC components essentially. Yervant Zorian is leading scientist in the field of Design and Test in the world [3] and he said now the main problem of digital system repairing is designing the methods and technologies for on-chip logic repairing although it occupies no more 10% of chip area. Objective of the research is design of a method for on-chip diagnosis of digital system-on-a-chip on the basis of traversal the rows and columns to increase SiP testability, quality and reliability. The problems are: 1) design of a matrix model for the FPGA logic blocks in the form of tiles, which contain faults; 2) design of a coverage method for faulty logic blocks by spare tiles in the traversal of matrix rows or columns; 3) testing and verification of the method on examples of logic block matrixes, containing various faulty configurations.uk_UA
dc.identifier.citationVladimir Hahanov Coverage Method for FPGA Fault Logic Blocks by Spares /Vladimir Hahanov, Eugenia Litvinova, Wajeb Gharibi, Olesya Guz //Proceedings of IEEE East-West Design & Test Symposium (EWDTS’09)uk_UA
dc.identifier.urihttp://openarchive.nure.ua/handle/document/1940
dc.language.isoenuk_UA
dc.publisherEWDTSuk_UA
dc.subjectCoverage Methoduk_UA
dc.subjectFPGAuk_UA
dc.subjectFault Logic Blocks by Sparesuk_UA
dc.titleCoverage Method for FPGA Fault Logic Blocks by Sparesuk_UA
dc.typeArticleuk_UA
dspace.entity.typePublication

Файли

Оригінальний пакет
Зараз показано 1 - 1 з 1
Завантаження...
Зображення мініатюри
Назва:
Хаханов_EWDTS_2009.pdf
Розмір:
3.23 MB
Формат:
Adobe Portable Document Format
Ліцензійний пакет
Зараз показано 1 - 1 з 1
Немає доступних мініатюр
Назва:
license.txt
Розмір:
9.42 KB
Формат:
Item-specific license agreed upon to submission
Опис: