Shkil, O. S.Rakhlis, D. Y.Kulak, E. M.Filippenko, I. V.Miroshnyk, A. M.Miroshnyk, M. M.2020-06-042020-06-042020Verification of FPGA control systems by analyzing the correctness of state diagrams / Shkil O. S., Rakhkis D. Y., Kulak. E. M. // 2020. – 5 p.http://openarchive.nure.ua/handle/document/11993The work is dedicated to verification of automatic logic control systems by analyzing the correctness of state diagrams of control finite state machines which are represented in the form of the code in the hardware description language. As a method for state diagram analysis the, it is proposed to use the concept of orthogonality, as a system of incompatible events. Analysis of the correctness is carried out by analysis the results of behavioral modeling and logical synthesis using CAD tools.enfinite state machinestate diagramHDL-modelsynthesisorthogonal Boolean functionVerification of FPGA control systems by analyzing the correctness of state diagramsArticle