Myroshnyk, M.Shkil, O. S.Kulak, E.Rakhlis, D.Filippenko, I.Hoha, M.Malakhov, M.Sergienko, V.2020-06-042020-06-042019Design of real-time system logic control on FPGA / M. Myroshnyk, O. Shkil, E. Kulak , etc. // 2019 IEEE EWDTS. – 2019. – №16. – С. 488–491.http://openarchive.nure.ua/handle/document/11996Problems of real-time hardware logic control systems design on the FPGA are considered. The control algorithm is implemented based on a timed FSM model,represented by a temporal state diagram. The design of the control device model using hardware description language VHDL in the form of the three-process pattern is made. The functional verification of the model was carried out using Active-HDL tools, the synthesis of the circuit was carried out on the Spartan 3E FPGA technology platform using Xilinx ISE CAD tools. The hardware costs for the circuit implementation of the control device were analyzed.entimed FSMtemporal state diagramfunctional verificationpatternDesign of real-time system logic control on FPGAArticle