#### KHARKOV NATIONAL UNIVERSITY OF RADIOELECTRONICS # Proceedings of IEEE East-West Design & Test Symposium (EWDTS'09) Copyright © 2009 by The Institute of Electrical and Electronics Engineers, Inc. #### **SPONSORED BY** **IEEE Computer Society Test Technology Technical Council** Moscow, Russia, September 18 – 21, 2009 # IEEE EAST-WEST DESIGN AND TEST SYMPOSIUM 2009 ORGANISING COMMITTEE #### **General Chairs** V. Hahanov - Ukraine Y. Zorian – USA #### **General Vice-Chairs** D. Bikov - Russia R. Ubar - Estonia #### **Program Chairs** S. Shoukourian – Armenia D. Speranskiy – Russia ### **Program Vice-Chairs** M. Renovell - France Z. Navabi – Iran #### **Steering Committee** M. Bondarenko – Ukraine V. Hahanov - Ukraine R. Ubar - Estonia Y. Zorian – USA #### **Publicity Chairs** R.Ubar - Estonia S. Mosin - Russia #### **Program Committee** E. Evdokimov – Ukraine A. Chateriee - USA E. Gramatova – Slovakia S. Hellebrand - Germany A. Ivanov - Canada M. Karavay - Russia V. Kharchenko – Ukraine K. Kuchukjan – Armenia A. Matrosova - Russia V. Melikyan - Armenia O. Novak - Czech Republic A. Orailoglu – USA Z. Peng – Sweden A. Petrenko – Ukraine P. Prinetto - Italy J. Raik – Estonia A. Romankevich – Ukraine A. Ryjov – Russia R. Seinauskas – Lithuania S. Sharshunov - Russia A. Singh – USA J. Skobtsov - Ukraine A. Stempkovsky - Russia V. Tverdokhlebov - Russia V. Vardanian - Armenia V. Yarmolik - Byelorussia E. J. Aas - Norway J. Abraham – USA M. Adamski – Poland A . Barkalov – Poland R. Bazylevych – Ukraine V. Djigan – Russia A. Drozd – Ukraine W. Kuzmicz - Poland #### **Organizing Committee** S. Chumachenko – Ukraine N. Kulbakova - Ukraine V. Obrizan - Ukraine A. Kamkin - Russia K.Petrosvanz - Russia A.Sokolov – Russia Y.Gubenko - Russia M.Chupilko – Russia E. Litvinova – Ukraine O. Guz - Ukraine G. Markosyan – Armenia #### **EWDTS CONTACT INFORMATION** Prof. Vladimir Hahanov Design Automation Department Kharkov National University of Radio Electronics, 14 Lenin ave, Kharkov, 61166, Ukraine. Tel.: +380 (57)-702-13-26 E-mail: hahanov@kture.kharkov.ua Web: www.ewdtest.com/conf/ # 7<sup>th</sup> IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2009) Moscow, Russia, September 18-21, 2009 The main target of the **IEEE East-West Design & Test Symposium** (EWDTS) is to exchange experiences between scientists and technologies of Eastern and Western Europe, as well as North America and other parts of the world, in the field of design, design automation and test of electronic circuits and systems. The symposium is typically held in countries around the Black Sea, the Baltic Sea and Central Asia region. We cordially invite you to participate and submit your contribution(s) to EWDTS'09 which covers (but is not limited to) the following topics: - Analog, Mixed-Signal and RF Test - Analysis and Optimization - ATPG and High-Level Test - Built-In Self Test - Debug and Diagnosis - Defect/Fault Tolerance and Reliability - Design for Testability - Design Verification and Validation - EDA Tools for Design and Test - Embedded Software Performance - Failure Analysis, Defect and Fault - FPGA Test - HDL in test and test languages - High-level Synthesis - High-Performance Networks and Systems on a Chip - Low-power Design - Memory and Processor Test - Modeling & Fault Simulation - Network-on-Chip Design & Test - Modeling and Synthesis of Embedded Systems - Object-Oriented System Specification and Design - On-Line Testing - Power Issues in Design & Test - Real Time Embedded Systems - Reliability of Digital Systems - Scan-Based Techniques - Self-Repair and Reconfigurable Architectures - System Level Modeling, Simulation & Test Generation - System-in-Package and 3D Design & Test - Using UML for Embedded System Specification - CAD and EDA Tools, Methods and Algorithms - Design and Process Engineering - Logic, Schematic and System Synthesis - Place and Route - Thermal, Timing and Electrostatic Analysis of SoCs and Systems on Board - Wireless and RFID Systems Synthesis - Digital Satellite Television - Signal and Information Processing in RF and Communication The symposium is organized by Kharkov National University of Radio Electronics, in cooperation with Tallinn University of Technology, Institute for System Programming of RAS, and Moscow Institute of Electronics and Mathematics. It is sponsored by the IEEE Computer Society Test Technology Technical Council (TTTC) and financially supported by Cadence, JTAG Technologies, Kaspersky Lab, Synopsys, Mentor Graphics, Tallinn Technical University, Donetsk Institute of Road Transport, Moscow Institute of Electronics and Mathematics, Virage Logic, Echostar, Aldec, Teprocomp, DataArt Lab. ## CONTENTS | Simulation-based Verification with APRICOT Framework using High-Level Decision Diagrams Maksim Jenihhin, Jaan Raik, Anton Chepurov, Raimund Ubar13 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Fault-Detection Capability Analysis of a Hardware-Scheduler IP-Core in Electromagnetic Interference Environment J. Tarrillo, L. Bolzani, F. Vargas, E. Gatti, F. Hernandez, L. Fraigi | | Hardware Reduction in FPGA-Based Compositional Microprogram Control Units Barkalov A.A., Titarenko L.A., Miroshkin A.N | | Optimization of Control Units with Code Sharing Alexander A. Barkalov, Larisa A. Titarenko, Alexander S. Lavrik27 | | SAT-Based Group Method for Verification of Logical Descriptions with Functional Indeterminacy Liudmila Cheremisinova, Dmitry Novikov | | MicroTESK: Automation of Test Program Generation for Microprocessors Alexander Kamkin | | Verification Methodology Based on Algorithmic State Machines and Cycle-Accurate Contract Specifications Sergey Frenkel and Alexander Kamkin | | Coverage Method for FPGA Fault Logic Blocks by Spares Vladimir Hahanov, Eugenia Litvinova, Wajeb Gharibi, Olesya Guz43 | | Testing and Verification of HDL-models for SoC components Vladimir Hahanov, Irina Hahanova, Ngene Christopher Umerah, Tiecoura Yves48 | | The Model of Selecting Optimal Test Strategy and Conditions of ICs Testing During Manufacturing Sergey G. Mosin | | A Technique to Accelerate the Vector Fitting Algorithm for Interconnect Simulation Gourary M.M., Rusakov S.G., Ulyanov S.L., Zharov M.M | | Frequency Domain Techniques for Simulation of Oscillators Gourary M.M., Rusakov S.G., Stempkovsky A.L., Ulyanov S.L., Zharov M.M63 | | Distributed RLC Interconnect: Estimation of Cross-coupling Effects H.J. Kadim, L.M. Coulibaly67 | | Constrained-Random Verification for Synthesis: Tools and Results D. Bodean, G. Bodean, O. Ghincul71 | | Discussion on Supervisory Control by Solving Automata Equation Victor Bushkov, Nina Yevtushenko, Tiziano Villa77 | | Generalized Faulty Block Model for Automatic Test Pattern Generation F. Podyablonsky, N. Kascheev80 | | Self Calibration Technique of Capacitor`s Mismatching For 1.5 Bit Stage Pipeline ADC Vazgen Melikyan, Harutyun Stepanyan84 | | Applied Library of Adaptive Lattice Filters for Nonstationary Signal Processing Victor I. Djigan87 | | On-chip Measurements of Standard-Cell Propagation Delay S.O. Churayev, B.T. Matkarimov, T.T. Paltashev93 | | FPGA FFT Implementation S.O. Churavev, B.T. Matkarimov | | Reconfiguration and Hardware Agents in Testing and Repair of Distributed Systems G. Moiş, I.Ştefan, Sz. Enyedi, L. Miclea | 99 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Symmetrization in Digital Circuit Optimization<br>Natalia Eliseeva, Jie-Hong R. Jiang, Natalia Kushik, Nina Yevtushenko | 103 | | Embedded Processor Power Reduction via Power aware Custom Instruction Selection Hoda Ahmadinejad, Saeed Safari, and Hamid Noori | 107 | | Level Quantization Effects in Digital Signal Processing by Discrete Fourier Transform Method Gamlet S. Khanyan | 111 | | A New Paradigm in Design of IIR Digital Filters<br>Vladislav A. Lesnikov, Alexander V. Chastikov, Tatiana V. Naumovich, Sergey V. Armishev | 115 | | Evolutionary Approach to Test Generation of Sequential Digital Circuits with Multiple Observation Time Strategy Yu. A. Skobtsov, V. Yu. Skobtsov | 119 | | SMT-based Test Program Generation for Cache-memory Testing Evgeni Kornikhin | 124 | | Critical Path Test Generation in Asynchronous QDI Circuits Fahime Khoramnejad, Hossein Pedram | 128 | | Model-driven & Component-based Development Method of Multi-core Parallel Simulation Models Nianle Su, Wenguang Yu, Hongtao Hou, Qun Li and Weiping Wang | 135 | | Minimizing of Number of Discrete Device's Controllable Points Dmitriy Speranskiy, Ekaterina Ukolova | 142 | | VHPI-compatible Simulation and Test Generation System Dmitriy Speranskiy, Ivan Ukolov | 147 | | Fault Tolerant HASH function with Single Element Correction and Minimum Delay Overhead Costas A. Argyrides, Carlos A. Lisboa, Dhiraj K. Pradhan, Luigi Carro | 151 | | Analisis of the Control Vector Optimal Structure for a Minimal-Time Circuit Optimization Process A.M. Zemliak, M.A. Torres, T.M. Markina | 156 | | Parallel Simulation of Boolean Functions by Means of GPU Włodzimierz Bielecki, Alexander Chemeris, Svetlana Reznikova | 162 | | Two-Criterial DSSS Synchronization Method Efficiency Research Kharchenko H.V., Tkalich I.O., Vdovychenko Y.I | 165 | | An Efficient March Test for Detection of All Two-Operation Dynamic Faults from Subclass S <sub>av</sub> <b>Gurgen Harutyunyan, Hamazasp Avetisyan, Valery Vardanian, Y. Zorian</b> | 175 | | Large and Very Large-scale Placement Bazylevych R.P., Bazylevych L.V., Shcherb'yuk I.F | 179 | | An Educative Brain-Computer Interface Kirill Sorudeykin | 183 | | Time-Hardware Resource: A Criterion of Efficiency of Digital Signal Search and Detection Devices Alexander Fridman | 187 | | A New Principle of Dynamic Range Expansion by Analog-to-Digital Converting Elina A. Biberdorf, Stanislav S. Gritsutenko, Konstantin A. Firsanov | 193 | | FREP: A Soft Error Resilient Pipelined RISC Architecture Viney Kumar, Rahul Raj Choudhary, Virendra Singh | 196 | | Comparison of Survivability & Fault Tolerance of Different MIP Standards Ayesha Zaman, M.L. Palash, Tanvir Atahary, Shahida Rafique | 275 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Hardware Description Language Based on Message Passing and Implicit Pipelining Dmitri Boulytchev, Oleg Medvedev | 279 | | V-Transform: An Enhanced Polynomial Coefficient Based DC Test for Non-Linear Analog Circuits Suraj Sindia, Virendra Singh, Vishwani Agrawal | 283 | | GA-Based Test Generation for Digitally-Assisted Adaptive Equalizers in High-Speed Serial Links<br>Mohamed Abbas, Kwang-Ting (Tim) Cheng, Yasuo Furukawa,<br>Satoshi Komatsu, Kunihiro Asada | 287 | | Between Standard Cells and Transistors: Layout Templates for Regular Fabrics Mikhail Talalay, Konstantin Trushin, Oleg Venger | 293 | | On-Chip Optical Interconnect: Analytical Modelling for Testing Interconnect Performance H J Kadim | 300 | | The Problem of Trojan Inclusions in Software and Hardware Alexander Adamov, Alexander Saprykin | 304 | | Design methods for modulo 2n+1 multiply-add units<br>C. Efstathiou, I. Voyiatzis, M. Prentakis | 307 | | Geometrical Modeling and Discretization of Complex Solids on the Basis of R-functions Gomenyuk S.I., Choporov S.V., Lisnyak A.O | 313 | | Selective Hardening: an Enabler for Nanoelectronics Ilia Polian and John P. Hayes | 316 | | Parameterized IP Infrastructures for Fault-Tolerant FPGA-Based Systems: Development, Assessme<br>Case-Study<br>Kulanov Vitaliy, Kharchenko Vyacheslav, Perepelitsyn Artem | | | Generating Test Patterns for Sequential Circuits Using Random Patterns by PLI Functions<br>M. H. Haghbayan, A. Yazdanpanah, S. Karamati, R. Saeedi, Z. Navabi | 326 | | A New Online BIST Method for NoC Interconnects Elnaz Koopahi, Zainalabedin Navabi | 332 | | Low Cost Error Tolerant Motion Estimation for H.264/AVC Standard M. H. Sargolzaie, M. Semsarzadeh, M. R. Hashemi, Z. Navabi | 335 | | Method of Diagnosing FPGA with Use of Geometrical Images Epifanov A.S. | 340 | | Performance Analysis of Asynchronous MIN with Variable Packets Length and Arbitrary Number of Hot-Spots Vyacheslav Evgrafov | 244 | | System in Package. Diagnosis and Embedded Repair Vladimir Hahanov, Aleksey Sushanov, Yulia Stepanova, Alexander Gorobets | | | Technology for Faulty Blocks Coverage by Spares Hahanov Vladimir, Chumachenko Svetlana, Litvinova Eugenia, Zakharchenko Oleg, Kulbakova Natalka | | | The Unicast Feedback Models for Real-Time Control Protocol Babich A.V., Murad Ali Abbas | | | Algebra-Logical Repair Method for FPGA Logic Blocks | 364 | | The Method of Fault Backtracing for HDL - Model Errors Searching Yevgeniya Syrevitch, Andrey Karasyov, Dariya Kucherenko | .369 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Handling Control Signals for the Scan Technology Olga Lukashenko, Dmitry Melnik, Vladimir Obrizan | .373 | | Robust Audio Watermarking for Identification and Monitoring of Radiotelephone Transmissions in the Maritime Communication Vitaliy M. Koshevyy, Aleksandr V. Shishkin | .377 | | An Interconnect BIST for Crosstalk Faults based on a Ring LFSR Tomasz Garbolino, Krzysztof Gucwa, Andrzej Hławiczka, Michał Kopeć | .381 | | Generation of Minimal Leakage Input Vectors with Constrained NBTI Degradation<br>Pramod Subramanyan, Ram Rakesh Jangir, Jaynarayan Tudu, Erik Larsson, Virendra Singh | .385 | | Very Large-Scale Intractable Combinatorial Design Automation Problems –<br>Clustering Approach for High Quality Solutions<br>Roman Bazylevych and Lubov Bazylevych | 389 | | Flexible and Topological Routing Roman Bazylevych and Lubov Bazylevych | 390 | | An Algorithm for Testing Run-Length Constrained Channel Sequences Oleg Kurmaev | . 391 | | Constructing Test Sequences for Hardware Designs with Parallel Starting Operations Using Implicit Foundalis Mikhail Chupilko | SM<br>.393 | | Redundant Multi-Level One-Hot Residue Number System Based Error Correction Codes Somayyeh Jafarali Jassbi, Mehdi Hosseinzade, Keivan Navi | | | Parallel Fault Simulation Using Verilog PLI<br>Mohammad Saeed Jahangiry, Sara Karamati, Zainalabedin Navabi | .401 | | IEEE 1500 Compliant Test Wrapper Generation Tool for VHDL Models Sergey MIkhtonyuk, Maksim Davydov, Roman Hwang, Dmitry Shcherbin | 406 | | Early Detection of Potentially Non-synchronized CDC Paths Using Structural Analysis Technique Dmitry Melnik, Olga Lukashenko, Sergey Zaychenko | 411 | | An Editor for Assisted Translation of Italian Sign Language Nadereh Hatami, Paolo Prinetto, Gabriele Tiotto | .415 | | Architecture Design and Technical Methodology for Bus Testing M.H. Haghbayan, Z. Navabi | .419 | | Assertion Based Verification in TLM AmirAli Ghofrani, Fatemeh Javaheri, Zainalabedin Navabi | .424 | | Flash-memories in Space Applications: Trends and Challenges Maurizio Caramia, Stefano Di Carlo, Michele Fabiano, Paolo Prinetto | .429 | | Design Experience with TLM-2.0 Standard: A Case Study of the IP Lookup LC-trie Application of Network Processor Masoomeh Hashemi, Mahshid Sedghi, Morteza Analoui, Zainalabedin Navabi | .433 | | Test Strategy in OSCI TLM-2.0<br>Mina Zolfy, Masoomeh Hashemi, Mahshid Sedghi, Zainalabedin Navabi and Ziaeddin<br>Daeikozekanani | .438 | | Synthesizing TLM-2.0 Communication Interfaces | 442 | | Advanced Topics of FSM Design Using FPGA Educational Boards and Web-Based Tools Alexander Sudnitson, Dmitri Mihhailov, and Margus Kruus446 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A Mixed HDL/PLI Test Package Nastaran Nemati, Majid Namaki-Shoushtari, Zainalabedin Navabi450 | | Testing Methodologies on Communication Networks Nadereh Hatami, Paolo Prinetto, Gabriele Tiotto, Paola Elia456 | | A Novel High Speed Residue to Binary Converter Design Based on the Three-Moduli Set {2n, 2n+1+1, 2n+1-1} Muhammad Mehdi Lotfinejad, Mohammad Mosleh and Hamid Noori | | Performance Evaluation of SAT-Based ATPG on Multi-Core Architectures Alejandro Czutro, Bernd Becker, Ilia Polian | | Intelligent Testbench Automation and Requirements Tracking Ivan Selivanov, Alexey Rabovoluk471 | | Iterative Sectioning of High Dimensional Banded Matrices Dmytro Fedasyuk, Pavlo Serdyuk, Yuriy Semchyshyn | | Estimating Time Characteritics of Parallel Applications in Technology of Orders Based Transparent Parallelizing Vitalij Pavlenko, Viktor Burdeinyi | | Phase Pictures Properties of Technical Diagnostics Complex Objects Tverdokhlebov V.A | | Information Technology of Images Compression in Infocommunication Systems Alexander Yudin, Natalie Gulak, Natalie Korolyova | | Technology of Cascade Structural Decoding Leonid Soroka, Vladimir Barannik, Anna Hahanova490 | | Technology of the Data Processing on the Basis of Adaptive Spectral-<br>Frequency Transformation of Multiadical Presentation of Images<br>Vladimir Barannik, Sergey Sidchenko, Dmitriy Vasiliev | | Compression Apertures Method - Color Different Images Konstantin Vasyuta, Dmitry Kalashnik, Stanislav Nikitchenko | | Isotopic Levels Architectural Presentation of Images Relief Vladimir Barannik, Alexander Slobodyanyuk502 | | Method and Mean of Computer's Memory Reliable Work Monitoring Utkina T.Yu., Ryabtsev V.G505 | | Extended Complete Switch as Ideal System Network Mikhail F. Karavay and Victor S. Podlazov513 | | Image Compression: Comparative Analysis of Basic Algorithms Yevgeniya Sulema, Samira Ebrahimi Kahou517 | | Networked VLSI and MEMS Designer for GRID Petrenko A.I | | Path Delay Fault Classification Based on ENF Analysis Matrosova A., Nikolaeva E | | COMPAS – Advanced Test Compressor Jiří Jeníček, Ondřej Novák532 | | INVITED TALKS538 | | AUTHODE INDEX | ## **Technology of Cascade Structural Decoding** <sup>1</sup>Leonid Soroka, <sup>2</sup>Vladimir Barannik, <sup>3</sup>Anna Hahanova <sup>1</sup>Kharkov National University named after V.N. Karazin, <sup>2</sup>Kharkov University of Aircraft named after Ivan Kozheduba, <sup>3</sup>Kharkov National University of Radioelectronics Sumskaya street 77/79, Kharkov 61023, Ukraine, E-mail: Barannik\_V\_V@mail.ru #### **Abstract** The necessity of increase of operationability of renewal of information is grounded without errors in the systems of digital diagnostics. Proof of theorem is conducted about decoding of code-number of cascade structural number. As a result of the well-proven theorem correlations are built providing renewal of elements of binary cascade structural number for the set official information without bringing of errors. The basic stages of process are expounded renewals of binary information on the basis of the cascade structural decoding, plugging in itself the system of expressions for recurrent determination of value of initial gravimetric coefficient of column of cascade structural number. Technology of rapid renewal of elements of cascade structural number is built without implementation of decodings actions. *Keywords* – cascade structural numbers, of coda-number of column of binary array. #### 1. Introduction the increase of operationability communication of data in the informativelytelecommunication systems it is necessary to carry out their compact presentation [1, 2]. It results in diminishing of digital volumes of information, and consequently, and to diminishing of amount of packages of information. Important requirements to the methods of compression it is been: increase of degree of compression; providing of control of the errors given without bringing; decline of time of treatment. Thus in a number of practical applications, in that numbers in the process of diagnostics of digital charts, it is especially important to carry out rapid renewal of information. For existent approaches in organization of compression and renewal of binary information the additional increase of coefficient of compression is or with the loss of information or with the increase of temporal expenses on treatment [1 - 4]. From here *the scientifically-applied task* is a decline of time of renewal of information at the maintenance of the required level of authenticity of information. The method of compact presentation of binary information is in-process [5] developed with arbitrary statistical descriptions. It is rotined that approach, based on forming of cascade structural code combinations, allows to promote the degree of compression. In also time for the use of this method in the handling systems of data it is required to carry out their timely renewal without bringing of errors. Means *the purpose of researches* is in developments of method of rapid renewal of cascade structural numbers (CSN) without bringing of error. # 2. Development of method of decoding of cascade structural code constructions We will consider sending for the decline of amount of operations to renewal of binary information without bringing of error. We will rosin at the beginning, that by value koda-number $C_{\psi}^{(2)}$ and for the known official information it is possible without bringing of error to recover an initial cascade structural number G. For this purpose we will formulate and will prove a next theorem. Theorem about renewal of cascade structural numbers. Binary sequence $G = \{g_{k\,\ell}\}$ , $k = \overline{l,n}$ , $\ell = \overline{1, n}$ , satisfying limitations: $$G^{(\ell)} {=} \{g_{k\,\ell}\}_{k\,=\,\overline{1,\,n}} \!\to\! \eta_\ell;$$ $$C_{\ell} < F(\eta, \lambda)_{\ell} = \min(V_{\ell, \nu, \eta}; \lambda_{\ell}), \ \ell = \overline{1, n},$$ (where $C_\ell$ - value of coda-number of column of binary array) it is possible will recover without bringing an error on the basis of values of coda- number $C_{\Psi}^{(2)}$ , taking into account the known values of sizes: length of binary columns, vector of limitations $F = \{F(\eta,\lambda)_\ell\}_{\ell=\overline{l,n}}$ on the ranges of codas of one-dimensional floating structural numbers and vector $\{\eta_1,...,\eta_\ell,...,\eta_n\}$ limits on the number of cereus of units in binary columns, by system of expressions: $$g_{k\ell}^{(\psi)} = \operatorname{sign}(1 + \operatorname{sign}(C(k-1;\ell)_{\psi}^{(2)} - \phi_{k\ell})), k = \overline{1, n},$$ $$\ell = \overline{1, n} :$$ (1) $$\phi_{0\ell} = \frac{(n)!}{(2\eta)!(n-2\eta)!} \left( \prod_{9=\ell+1}^{n} F(\eta, \lambda)_{9} \right)$$ (2) $$F(\eta, \lambda)_{\ell} = \begin{cases} \lambda_{\ell}, & \to \lambda_{\ell} < V_{\ell, \nu, \eta}; \\ V_{\ell, \nu, \eta}, & \to \lambda_{\ell} \ge V_{\ell, \nu, \eta}. \end{cases}$$ (3) - if $g_{k-2,\,\ell}=1$ , and $g_{k-1,\,\ell}=0$ , and also if $\left|\,g_{k-2,\,\ell}-g_{k-1,\,\ell}\,\right|=0 \text{ and } (g_{k-2,\,\ell}-g_{k-1,\,\ell}\,)=0 \text{ , to}$ $\phi_{k\,\ell}=\,\phi_{k-1,\,\,\ell}\,\left(\,n-k+1-t_{k-1,\,\,\ell}+1\right)\,/\,\left(\,n-k+2\right)\,;\,(4)$ - if $g_{k-2,\,\ell}=0$ , and $g_{k-1,\,\ell}=1$ , to $$\phi_{k\ell} = \frac{\phi_{k-1,\ell} \prod_{\gamma=1}^{2} (t_{k-1,\ell} + \gamma)}{(n-k+1-t_{k-1,\ell})(n-k+2)}, \quad (5)$$ where $g_{k\,\ell}^{(\psi)}$ - $(k;\ell)$ element $\psi$ cascade structural number; $\phi_{k\,\ell}$ - amount of cascade binary structures $G_k^{(\ell)}$ , at which $(k;\ell)$ an element is equal to the zero, I.e. $g_{k\,\ell}^{(\psi)} = 0$ ; $t_{k-l,\,\ell}$ - a parameter reflecting dependence of amount of units, forming the number of cereus of units on the current stage of treatment. Calculated on basis recurrent correlations $$t_{k,\ell} = t_{k-1,\ell} - \left| g_{k-1,\ell}^{(\psi)} - g_{k\ell}^{(\psi)} \right| + (g_{k-1,\ell}^{(\psi)} - g_{k\ell}^{(\psi)}),$$ $$t_{0,\ell} = 2\eta_{\ell}; \qquad (6)$$ $C(k-1;\ell)_{\psi}^{(2)}$ - remaining value of coda-number $C_{\psi}^{(2)}$ , got for a binary structure $G_k^{(\ell)}$ , consisting of $((n-k+1)+n(n-\ell))$ binary elements: $$G_{k}^{(\ell)} = \{g_{k,\ell}^{(\psi)}, ..., g_{n,\ell}^{(\psi)}, g_{l,\ell+1}^{(\psi)}, ..., g_{n,\ell+1}^{(\psi)}, ..., g_{l,n}^{(\psi)}, ..., g_{n,n}^{(\psi)}\};$$ (7) $$C(k;\ell)_{\Psi}^{(2)} = C(k-1;\ell)_{\Psi}^{(2)} - g_{k\ell}^{(\Psi)} \phi_{k\ell},$$ $$C(0;1)_{\Psi}^{(2)} = C_{\Psi}^{(2)};$$ (8) $$C(1;\ell)_{\psi}^{(2)} = C(n;\ell-1)_{\psi}^{(2)};$$ $C(1;\ell)_{\psi}^{(2)}$ , $C(n;\ell-1)_{\psi}^{(2)}$ - remaining values of coda-number are accordingly for the first element $\ell$ column and last element $(\ell-1)$ column of CSN Proof. Gravimetric coefficient of element $g_{k\,\ell}^{(\psi)}$ cascade structural number (CSN) consists of two factors and equal $p_{k\,\ell}^{(\psi)}\prod_{\varphi=\ell+1}^n F(\eta,\lambda)_{\varphi}$ . On the basis of features the construction of possible great number of floating structural numbers flows out, that factor $p_{k\ell}^{(\psi)}$ possesses the followings properties: - for the single value of element ( $g_{k\ell}^{(\psi)}$ =1 ) CSN size $p_{k\ell}^{(\psi)}$ equal to the amount of preceding the current number of possible OFPSN, at which on k positions are located zero elements; - size $p_{k\ell}^{(\psi)}$ in supposition, that k an element is equal to the zero ( $g_{k\ell}^{(\psi)} = 0$ ) it is on a formula $$p(g_{k\ell}^{(\psi)} = 0) = (n-k+1)!/((t_{k-1,\ell})!(n-k+1-t_{k-1,\ell})!);$$ - on condition of equality of refurbishable element 1, i.e. $g_{k,\ell}^{(\psi)} = 1$ , equality is executed $$p_{k\,\ell}^{(\psi)} \prod_{\phi=\ell+1}^{n} F(\eta,\lambda)_{\phi} = \phi_{k\,\ell}. \tag{10}$$ From here governed for renewal of elements of CSN it is suggested to build on the basis of the first two terms. If a refurbishable element will be equal to 1, $g_{k\,\ell}^{(\psi)}=1$ , remaining value of coda-number $C(k-1;\ell)_{\psi}^{(2)}$ it will be anymore or equal amounts of possible OFPSN, preceding a current number, but value k element at which equal to the zero $$C(k-1;\ell)_{\psi}^{(2)} \ge p(g_{k\ell}^{(\psi)} = 0) \prod_{\phi=\ell+1}^{n} F(\eta,\lambda)_{\phi} \text{ for } g_{k\ell}^{(\psi)} = 1.$$ In reverse case, when a refurbishable element is equal to the zero, $g_{k\,\ell}^{(\psi)}\!=\!0$ , then remaining value of coda-number $C(k-1;\ell)_{\psi}^{(2)}$ there will be a less total amount of contiguous possible CSN, at which value k element at which equal to the zero $$C(k-1;\ell)_{\psi}^{\left(2\right)} < p(g_{k\,\ell}^{\left(\psi\right)} = 0) \prod_{\varphi = \ell+1}^{n} F(\eta,\lambda)_{\varphi} \ \ \text{for} \ \ g_{k\,\ell}^{\left(\psi\right)} = 0 \, .$$ From the analysis of correlations (11) (12) follows, that: - for the calculation of sizes $C(k-1;\ell)_{\psi}^{(2)}$ and $p(g_{k\;\ell}^{(\psi)}=0)$ it is not required to know a value k element of refurbishable element; - result of comparison of sizes $C(k-1;\ell)_{\psi}^{(2)}$ and $p(g_{k\;\ell}^{(\psi)}=0)$ there is identical in relation to the value of refurbishable element. Consequently, sizes $C(k-1;\ell)_{\psi}^{(2)}$ and can be utilized for determination of value of element $g_{k\,\ell}^{(\psi)}$ . Governed for renewal of elements of CSN looks like Replacing a size in right parts of inequalities of the $\frac{n}{n}$ system (13) $p(g_{k\ell}^{(\psi)} = 0) \prod_{\phi = \ell+1}^{n} F(\eta, \lambda)_{\phi}$ by expression (10), will get $$\begin{cases} g_{k\ell}^{(\psi)} = 0, \to C(k-1;\ell)_{\psi}^{(2)} < \phi_{k\ell}; \\ g_{k\ell}^{(\psi)} = 1, \to C(k-1;\ell)_{\psi}^{(2)} \ge \phi_{k\ell}. \end{cases}$$ (14) We will replace two operations of comparison of sizes $C(k-1;\ell)_{\psi}^{(2)}$ and $\phi_{k\,\ell}$ on the operation of verification of difference between these sizes. These actions are set an operator sign (u). Taking into account this operator the set of inequalities (14) will assume an air of correlation (1). Third property of gravimetric coefficient, set a formula (10) allows to count the remaining value of coda-number. Indeed, as on the value of coda-number the single elements of CSN influence only, at knowledge of their gravimetric coefficient the remaining value of coda-number will be determined on correlation (8). A theorem about renewal is well-proven. As a result of the well-proven theorem correlations are built providing identical renewal of elements of binary cascade structural number for the set official information (a number of cereus of units is in the columns of CSN, limit on the values of codas-numbers of OFPSN). For diminishing of amount of operations of the initial parameter expended on a calculation $\phi_{0\,\ell}$ it is suggested to conduct his calculation on the basis of size $\phi_{0\,1}$ - found for the first column of cascade structural number. For this purpose it is required to set interdependence between sizes $\phi_{0\,\ell}$ and $\phi_{0\,1}$ . Size $\phi_{0\,1}$ for the known values of length of column n and numbers of cereus of units $\eta_0$ equal $$\phi_{01} = (n)! / ((2\eta_0)! (n-2\eta_0)!). \tag{15}$$ From other side size $\phi_{0\,\ell}$ for the known sizes n and $\eta_{\ell}$ it is on a formula $$\phi_{0\ell} = (n)!/((2\eta_{\ell})! (n-2\eta_{\ell})!). \tag{16}$$ As expressions (15) and (16) differ denominators, the followings variants are possible: - if between sizes $\,\eta_0\,$ and $\,\eta_\ell\,$ inequality is executed $\,\eta_0 < \eta_\ell\,$ , $\,\tau_0\,$ $$\phi_{0\ell} = \phi_{01} \prod_{k=n-2\eta_{\ell}+1}^{n-2\eta_{0}} \prod_{k=\eta_{0}+1}^{\eta_{\ell}} k! ; \qquad (17)$$ - otherwise for $\eta_0 > \eta_\ell$ , it will be $$\phi_{0\ell} = \phi_{01} \prod_{k=\eta_0+1}^{\eta_\ell} \frac{n-2\eta_0}{\prod_{k=n-2\eta_\ell+1}^{n-2\eta_0}}; \qquad (18)$$ - for a condition $\eta_0=\eta_\ell$ equality corresponds $\phi_{0\,\ell}=\phi_{0\,1}$ . Correlations (17) and (18) allow to eliminate a necessity for the calculation of factorial expressions on the basis of the use of the known information about the initial parameter of process of renewal for the first column of cascade structural number. For additional reduction of amount of operations it is suggested to take into account possibility of operative renewal of elements of cascade structural number. Determination 1. Under operative renewal of elements of binary sequence possibility of determination of values of the got elements is understood without the leadthrough of decoding actions. In this connection we will formulate and will prove next consequences. **Investigation 1.** If on k step of decoding between by a size $t_{k,\ell}$ and by the amount of the unrecovered elements (n-k+1) equality is executed $$t_{k,\ell} = (n-k+1),$$ (19) values of elements $g_{u\,\ell}^{(\psi)}$ , where $u=\overline{k\,,n}$ will be equal: - for k=0: $$g_{2\xi,\,\ell}^{(\psi)}=0,\;\;\xi=\overline{1,[n/2]}\;;\;\;g_{2\xi+1,\,\ell}^{(\psi)}=1,\;\;\xi=\overline{0,[n/2]}\;;$$ - for $k \ge 1$ : $$g_{k+2\xi,\ell}^{(\psi)} = 0, \xi = \overline{0,([n/2]-1)};$$ $$g_{k+2\xi+1,\ell}^{(\psi)} = 1, \xi = \overline{0,([n/2]-1)};$$ (21) Proof. We will consider a variant, when index of refurbishable element more zero. It is necessary on the basis of expression (6), that size $t_{k,\ell}$ can take on only even values. Indeed between sizes $t_{k,\ell}$ and $t_{k-1,\ell}$ can be executed the followings correlations: $$t_{k,\ell} = \begin{cases} t_{k-1,\ell}, & \to g_{k\ell}^{(\psi)} = 0 \& (g_{k-1,\ell}^{(\psi)} = 1; g_{k\ell}^{(\psi)} = 1); \\ t_{k-1,\ell} = -2, & \to (g_{k-1,\ell}^{(\psi)} = 0; g_{k\ell}^{(\psi)} = 1). \end{cases}$$ (22) As an initial value of size $t_{k,\ell}$ it is even (on determination of cascade structural numbers), on the basis of correlation (22) all subsequent values of sizes $t_{k,\ell}$ also will be even. A size means $t_{k,\ell}$ specifies on that how many whole cereus of units contained in (n-k+1) not recovered elements. Consequently, if on k step of decoding a condition (19) is executed, and value of element $g_{k\ell}^{(\psi)} = 0$ , : in (n-k) elements there is a whole amount of cereus of units, equal $t_{k,\ell}$ . But to make from (n-k) elements number of cereus, equal $t_{k,\ell}$ there must be alternation of zeros and units, I.e. a condition must be executed (21). Variant when index $k\!=\!0$ corresponds a case when the volume of possible great number of CSN is equal to 1. In this case the first element of refurbishable sequence will be equal to the zero. Investigation 1 it is well-proven. **Investigation 2.** In case if gravimetric coefficient $\phi_{k\,\ell}$ element $g_{k\,\ell}^{(\psi)}$ equal to the zero, i.e. $\phi_{k\,\ell}=0$ , all the subsequent not recovered elements will be equal to 1, i.e. $g_{u\,\ell}^{(\psi)}=1$ , where $u=\overline{k\,,n}$ . Proof. As a gravimetric coefficient of element $g_{k\,\ell}^{(\psi)}$ to the zero, on the basis of expressions (5) and (6) will be equal to the zero coefficients of all of the not recovered elements, I.e. $\phi_{u\,\ell}=0$ , where $u=\overline{k\,,n}$ . It is necessary from here, that for any value of remaining coda-number $C(k-1;\ell)^{(2)}_{\psi}$ inequality will be executed $C(k-1;\ell)^{(2)}_{\psi} \geq \phi_{u\,\ell}=0$ , where $u=\overline{k\,,n}$ . In also on the basis of correlation (1) get time $g_{u\,\ell}^{(\psi)}=1$ , where u = k,n. Investigation 2 it is well-proven.Means it is possible to do the followings - 1) identical renewal of cascade structural binary numbers is developed without the use of additional official information. The built decoding is based on the consistently-recurrent receipt of gravimetric coefficients of elements of CSN; - 2) for the decline of amount of operations on renewal of binary elements technology of operative renewal of binary elements is created without implementation of decoding actions. This technology plugs in itself the systems of terms, taking into account dependences of parameters of process of decoding from maintenance of the not recovered elements and feature of forming of possible great number for the maximal values of number of cereus of units. It allows: - to pre-ordain the values of all of the not recovered elements of CSN; - exceptions are an amount of operations of increase and division, gravimetric coefficients of value of which required on a calculation 0 is scienter equal; - exceptions are an amount of operations of increases and division, elements of CSN, the values of which are scienter equal to 1., taken on determination #### 3. Conclusion conclusions: Methodological bases are developed renewals of diagnostic information on the basis of the cascade structural decoding, pluggings in itself: - 1. Proof of theorem about decoding of coda-number of cascade structural number. As a result of the well-proven theorem correlations are built providing non error renewal of elements of binary cascade structural number for the set official information (a number of cereus of units is in the columns of CSN, limit on the values of codas-numbers of OPSN). - 2. Method of operative renewal of elements of cascade structural number without implementation of decoding actions. This method plugs in itself the systems of terms, taking into account dependences of parameters of process of decoding from maintenance of the not recovered elements and feature of forming of possible great number for the maximal values of number of cereus of units. It allows: to pre-ordain the values of all of the not recovered elements of CSN; exceptions are an amount of operations of increase and division, gravimetric coefficients of value of which required on a calculation 0 is scanter equal; exceptions are an amount of operations of increases and division, elements of CSN, the values of which are scanter equal to 1., taken on determination. #### 4. References - [1] Wolrend J. Telecommunication and computer networks / Moscow: Postmarket, 2001. 480 p. (in Russian) [2] Vatolin V.I. Data compression methods. Device of archivators, compression of images and video / V.I.. Vatolin, A. Ratushnyak, M. Smirnov, V. Ukin. M.: DIALOG. MIFI, 2002. 384 p. (in Russian) - [3] Баранник В.В. Рекуррентное двухпризнаковое двоичное полиадическое кодирование / В.В. Баранник, А.К. Юдин // Открытые информационные и компьютерные интегрированные технологии. Харьков: НАУ «ХАИ». 2006. Вып. 33. С. 22 28. - [4] Баранник В.В. Усеченное представление двоичных данных с ограниченным числом серий в полиадическом пространстве / В.В. Баранник, А.К. Юдин // Авиационно-космическая техника и технология. 2006. № 2. С. 87 92. - [5] Бараннік В.В., Хаханова А.В. Нумерація одновимірних плаваючих структурних чисел в двійковому просторі / В.В. Бараннік, А.В. Хаханова // Системи озброєння та військова техніка. 2008. N 2 Camera-ready was prepared in Kharkov National University of Radio Electronics by Dr. Svetlana Chumachenko Lenin ave, 14, KNURE, Kharkov, 61166, Ukraine Approved for publication: 31.08.2009. Format 60×841/8. Relative printer's sheets: . Circulation: 150 copies. Published by SPD FL Stepanov V.V. Ukraine, 61168, Kharkov, Ak. Pavlova st., 311 Матеріали симпозіуму «Схід-Захід Проектування та Діагностування — 2009» Макет підготовлено у Харківському національному університеті радіоелектроніки Редактори: Володимир Хаханов, Світлана Чумаченко Пр. Леніна, 14, ХНУРЕ, Харків, 61166, Україна Підписано до публікації: 31.08.2009. Формат $60 \times 84^{1}/_{8}$ . Умов. друк. арк. . Тираж: 150 прим. Видано: СПД ФЛ Степанов В.В. Вул. Ак. Павлова, 311, Харків, 61168, Україна