За технічних причин Електронний архів Харківського національного університету радіоелектроніки «ElAr КhNURE» працює тільки на перегляд. Про відновлення роботи у повному обсязі буде своєчасно повідомлено.
 

Публікація:
Vector-Logical Diagnosis Method for SOC Functionalities

dc.contributor.authorHahanov, V. I.
dc.contributor.authorGuz, O. A.
dc.contributor.authorKulbakova, N.
dc.contributor.authorDavydov, M.
dc.date.accessioned2016-09-06T08:39:38Z
dc.date.available2016-09-06T08:39:38Z
dc.date.issued2008
dc.description.abstractModels and methods of vector-logical diagnosis of SoC functionalities in real time are proposed. Algebralogical procedures of embedded fault diagnosis by means of DNF synthesis that forms all functionality diagnosis solutions are described. The method is based on use the fault detection table that is result of fault simulation. The research aim is development of embedded diagnostic service method of digital system-on-a-chip functionalities that is intended for faulty SoC component detection in real time. The problems: 1) The state of the SoC I-IP market technology [1-5]; 2) Vector-logical (VL) method of the embedded service on basis of the coverage matrix [6,7]; 3) VL-method application for the diagnosis of SoC components; 4) Practical results of the investigations. Modern technologies for the design of digital systems on chip [8-11] offer, along with the functional blocks of F-IP, the development of service modules IIP oriented on the integrated solution of the problem of improving the project quality and Yield increasing in the manufacturing process, which is defined by implementation to silicon the following services [2,4,5]: 1) Monitoring the internal and output lines in the operation, verification and testing of functional blocks on the basis of IEEE 1500 boundary scan standard [12]; 2) Testing the functional modules by applying different test generators, targeting fault detection or behaviour checking; 3) Diagnosis failures and defects by analyzing the information received from testing phase and by using the special embedded methods for troubleshooting based on the IEEE 1500 standard [12]; 4) Repair of functional modules and memory after fixing a negative test result and determination the type and location of a defect at the executing diagnosis phase; 5) Built-in-measurement the main parameters and characteristics of SoC operation, allowing the temporal and volt-ampere measurements; 6) The reliability and fault tolerance of SoC in the operation, which are achieved by using diversification of functional blocks, duplication of them and recovery SoC efficiency in real time. Subject to the SoC testing problem’s state the fault diagnosis problem is considered below, defined by item 3; its solving enables to raise the quality of designed device essentially due to technological method of a single and multiple faults detection.uk_UA
dc.identifier.citationHahanov Vladimir Vector-Logical Diagnosis Method for SOC Functionalities /Vladimir Hahanov, Olesya Guz, Natalya Kulbakova, Maxim Davydov //Proceedings of IEEE East-West Design & Test Symposium (EWDTS’08)uk_UA
dc.identifier.urihttp://openarchive.nure.ua/handle/document/2132
dc.language.isoenuk_UA
dc.publisherEWDTSuk_UA
dc.subjectVector-Logical Diagnosis Methoduk_UA
dc.subjectSOC Functionalitiesuk_UA
dc.titleVector-Logical Diagnosis Method for SOC Functionalitiesuk_UA
dc.typeArticleuk_UA
dspace.entity.typePublication

Файли

Оригінальний пакет
Зараз показано 1 - 1 з 1
Завантаження...
Зображення мініатюри
Назва:
Хаханов_EWDTS_2008.pdf
Розмір:
1.14 MB
Формат:
Adobe Portable Document Format
Ліцензійний пакет
Зараз показано 1 - 1 з 1
Немає доступних мініатюр
Назва:
license.txt
Розмір:
9.42 KB
Формат:
Item-specific license agreed upon to submission
Опис: