# KHARKOV NATIONAL UNIVERSITY OF RADIOELECTRONICS # Proceedings of IEEE East-West Design & Test Symposium (EWDTS'2011) Copyright © 2011 by the Institute of Electrical and Electronics Engineers, Inc. Technically Co-Sponsored by Sevastopol, Ukraine, September 9 – 12, 2011 # IEEE EAST-WEST DESIGN AND TEST SYMPOSIUM 2011 ORGANISING COMMITTEE ## **General Chairs** V. Hahanov – Ukraine Y. Zorian - USA ### **General Vice-Chairs** R. Ubar – Estonia E. Pashkov – Ukraine P. Prinetto - Italy # **Program Chairs** S. Shoukourian - Armenia D. Speranskiy – Russia # **Program Vice-Chairs** M. Renovell – France Z. Navabi – Iran # **Steering Committee** M. Bondarenko – Ukraine V. Hahanov - Ukraine R. Ubar - Estonia Y. Zorian - USA # **Publicity Chairs** G. Markosyan - Armenia S. Mosin - Russia # **Public Relation Chair** V. Djigan - Russia # **Program Committee** E. J. Aas - Norway J. Abraham - USA M. Adamski - Poland A . Barkalov – Poland R. Bazylevych – Ukraine A. Chaterjee - USA V. Djigan – Russia A. Drozd - Ukraine E. Evdokimov - Ukraine E. Gramatova - Slovakia A. Ivanov – Canada M. Karavay - Russia V. Kharchenko – Ukraine K. Kuchukjan - Armenia W. Kuzmicz - Poland A. Matrosova - Russia V. Melikyan – Armenia L. Miklea – Romania O. Novak - Czech Republic Z. Peng – Sweden A. Petrenko - Ukraine D. Puzankov - Russia J. Raik - Estonia A. Romankevich - Ukraine A. Ryjov – Russia R. Seinauskas - Lithuania S. Sharshunov - Russia A. Singh - USA J. Skobtsov - Ukraine V. Tverdokhlebov -- Russia V. Vardanian – Armenia V. Yarmolik - Byelorussia # **Organizing Committee** Yu. Gimpilevich – Ukraine S. Chumachenko – Ukraine E. Litvinova – Ukraine # **EWDTS 2011 CONTACT INFORMATION** Prof. Vladimir Hahanov Design Automation Department Kharkov National University of Radio Electronics, 14 Lenin ave, Kharkov, 61166, Ukraine. Tel.: +380 (57)-702-13-26 E-mail: hahanov@kture.kharkov.ua Web: www.ewdtest.com/conf/ # 9th IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2011) Sevastopol, Ukraine, September 9-12, 2011 The main target of the IEEE East-West Design & Test Symposium (EWDTS) is to exchange experiences in the field of design, design automation and test of electronic circuits and systems, between the technologists and scientists from Eastern and Western Europe, as well as North America and other parts of the world. The symposium aims at attracting attendees especially from the Newly Independent States (NIS) and countries around the Black Sea and Central Asia. We cordially invite you to participate and submit your contribution(s) to EWDTS'11 which covers (but is not limited to) the following topics: - · Analog, Mixed-Signal and RF Test - Analysis and Optimization - ATPG and High-Level TPG - Built-In Self Test - Debug and Diagnosis - Defect/Fault Tolerance and Reliability - Design for Testability - Design Verification and Validation - EDA Tools for Design and Test - Embedded Software Performance - Failure Analysis, Defect and Fault - FPGA Test - HDL in test and test languages - High-level Synthesis - High-Performance Networks and Systems on a Chip - Low-power Design - Memory and Processor Test - Modeling & Fault Simulation - Network-on-Chip Design & Test - Modeling and Synthesis of Embedded Systems - Object-Oriented System Specification and Design - On-Line Test - Power Issues in Testing - Real Time Embedded Systems - Reliability of Digital Systems - Scan-Based Techniques - Self-Repair and Reconfigurable Architectures - Signal and Information Processing in Radio and Communication Engineering - System Level Modeling, Simulation & Test Generation - Using UML for Embedded System Specification ### **CAD Session**: - CAD and EDA Tools, Methods and Algorithms - Design and Process Engineering - Logic, Schematic and System Synthesis - Place and Route - Thermal, Timing and Electrostatic Analysis of SoCs and Systems on Board - Wireless Systems Synthesis - Digital Satellite Television The EWDTS'2011 will take place in Sevastopol, Ukraine. Sevastopol is a port city, located on the Black Sea coast of the Crimea peninsula. The city, formerly the home of the Soviet Black Sea Fleet, is now home to a Ukrainian naval base and facilities leased by the Russian Navy and used as the headquarters of both the Ukrainian Naval Forces and Russia's Black Sea Fleet. The symposium is organized by Kharkov National University of Radio Electronics in cooperation with Sevastopol National Technical University and Tallinn University of Technology. It is technically cosponsored by the IEEE Computer Society Test Technology Technical Council (TTTC) and financially supported by Virage Logic, Synopsys, Aldec, Kaspersky Lab, DataArt Lab, Tallinn Technical University, Cadence. # CONTENTS | Taavi Viilukas, Maksim Jenihhin, Jaan Raik, Raimund Ubar, Samary Baranov | . 13 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | About Dependability in Cyber-Physical Systems Liviu Miclea, Teodora Sanislav | . 17 | | Self-healing Capabilities through Wireless Reconfiguration of FPGAs George Dan Moiş, Mihai Hulea, Silviu Folea and Liviu Miclea | . 22 | | Software Testing of a Simple Network Jack H. Arabian | . 28 | | A New Core to Monitor RTOS Activity in Embedded Systems Dhiego Silva, Letícia Bolzani, Fabian Vargas | . 32 | | A unifying formalism to support automated synthesis of SBSTs for embedded caches Stefano Di Carlo, Giulio Gambardella, Marco Indaco, Daniele Rolfo, Paolo Prinetto | . 39 | | Simulation-Based Hardware Verification with Time-Abstract Models Alexander Kamkin | . 43 | | Programmable Current Biasing for Low Noise Voltage Controlled Oscillators Vazgen Melikyan, Armen Durgaryan | . 47 | | Adaptive Signal Processing in Multi-Beam Arrays Victor I. Djigan | . 51 | | Optimization of Microprogram Control Unit with Code Sharing A. Barkalov, L.Titarenko, L.Smolinski | . 55 | | Synthesis of control unit with refined state encoding for CPLD devices A.Barkalov, L.Titarenko, S.Chmielewski | . 60 | | Cybercomputer for Information Space Analysis<br>Vladimir Hahanov, Wajeb Gharibi, Dong Won Park, Eugenia Litvinova | . 66 | | Verification and Diagnosis of SoC HDL-code Vladimir Hahanov, Dong Won Park, Olesya Guz, Sergey Galagan, Aleksey Priymak | | | Diagnosis Infrastructure of Software-Hardware Systems Tiecoura Yves, Vladimir Hahanov, Omar Alnahhal, Mikhail Maksimov, Dmitry Shcherbin, Dmitry Yudin | . 84 | | Overview of the Prototyping Technologies for Actel® RTAX-S FPGAs Olga Melnikova | . 90 | | Hardware Reduction for Matrix Circuit of Control Moore Automaton A. Barkalov, L.Titarenko, O. Hebda | . 94 | | RoCoCo: Row and Column Compression for High-Performance Multiplication on FPGAs Fatih Ugurdag, Okan Keskin, Cihan Tunc, Fatih Temizkan, Gurbey Fici, Soner Dedeoglu | . 98 | | Test Architecture Design for TSV based 3D Stacked ICs using Hard SOCs Surajit K. Roy, Chandan Giri, Arnab Chakraborty, Subhro Mukherjee, Debesh K. Das and Hafizur Rahaman | . 102 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Efficient selective compaction and un-compaction of inconsequential logical design units in the schematic representation of a design Tarun Kumar Goyal, Amarpal Singh, Rahul Aggarwal | . 106 | | Quasioptimal Algorithm of Carrier Recovery in Coherent Receiver of M-ary Alphabets APK-Signals without Traditional PLL Victor V. Panteleev | . 112 | | Quasioptimal Algorithm of Timing Recovery in Autocorrelation Receiver of Phase Shift Keying Signal Vitaliy A. Balashov, Victor V. Panteleev, Leonid M. Lyakhovetskyy | . 117 | | Design of Microprogrammed Controllers with Address Converter implemented on Programmable Systems with Embedded Memories Remigiusz Wiśniewski, Monika Wiśniewska, Marek Węgrzyn, Norian Marranghello | . 123 | | Reduction of the Memory Size in the Microprogrammed Controllers Monika Wiśniewska, Remigiusz Wiśniewski, Marek Węgrzyn, Norian Marranghello | . 127 | | Maintaining Uniformity in the Processes of Encryption and Decryption with a Variable Number of Encryption Rounds L. Smolinski | . 131 | | C++TESK-SystemVerilog United Approach to Simulation-Based Verification of Hardware Designs Mikhail Chupilko | . 136 | | Advanced Scan Chain Configuration Method for Broadcast Decompressor Architecture Jiří Jeníček and Ondřej Novák, Martin Chloupek | . 140 | | A Programmable BIST with Macro and Micro codes for Embedded SRAMs P. Manikandan, Bjørn B Larsen, Einar J Aas, Mohammad Areef | . 144 | | Modified Protocol for Data Transmission in Ad-Hoc Networks with High Speed Objects Using Directional Antennas Victor Barinov, Alexey Smirnov, Danila Migalin | . 150 | | High Performance Audio Processing SoC Platform Denis Muratov, Vladimir Boykov, Yuri Iskiv, Igor Smirnov, Sergey Berdyshev, Valeriy Vertegel, Yuri Gimpilevich, Gilad Keren | | | Methodology of the Pre-silicon Verification of the Processor Core Sergii Berdyshev, Vladimir Boykov, Yuri Gimpilevich, Yuri Iskiv, Gilad Keren, Denis Muratov, Igor Smirnov, Valeriy Vertegel | . 158 | | Spam Diagnosis Infrastructure for Individual Cyberspace Vladimir Hahanov, Aleksandr Mischenko, Svetlana Chumachenko, Anna Hahanova, Alexey Priymak | . 161 | | A Security Model of Individual Cyberspace Alexander Adamov, Vladimir Hahanov | . 169 | | Organization of Pipeline Operations in Mapping Unit of the Dataflow Parallel Computing System Levchenko N.N., Okunev A.S, Yakhontov D.E | 173 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | A Subsystem for Automated Synthesis of LFSR-Based Test Generator for Deterministic and Pseudorandom Testing Sergey G. Mosin, Natalia V. Chebykina, Maria S. Serina | 177 | | Debugging and testing features of the dataflow parallel computing system components and devices | ,, | | Levchenko N.N., Okunev A.S., Yakhontov D.E., Zmejev D.N. | 180 | | Adaptive Wavelet Codec for Noisy Image Compression Yuri S. Bekhtin | 184 | | TCAD-SPICE simulation of MOSFET switch delay time for different CMOS technologies K. O. Petrosyants, E. V. Orekhov, D. A. Popov, I. A. Kharitonov, L. M. Sambursky, A. P. Yatmanov, A. V. Voevodin, A. N. Mansurov | 188 | | Design Fault Injection-Based Technique and Tool for FPGA Projects Verification L. Reva , V. Kulanov, V. Kharchenko | 191 | | Optimal Schematic Design of Low-Q IP Blocks Sergey G. Krutchinsky, Mikhail S. Tsybin | 196 | | Parallelizing of Boolean function system for device simulation Alexander Chemeris, Svetlana Reznikova | 200 | | Optimization Some Characteristics of Continuous Phase Spread Spectrum Signal Michael Balanov, Olga Mamedova | 203 | | Development Methodology of Interoperable Add-on Tool for Static Verification of Current Density E. Babayan | 207 | | Design Consideration of CMOS Low Cut-Off Low Pass Filter for ECG Applications Andranik Hovhannisyan | 210 | | Method of Capacitor Calibration for Switched Capacitor Circuits Norayr K. Aslanyan | 214 | | Built-in Measurement Technique for On-Chip Capacitors<br>Andranik S Hovhannisyan, Norayr K Aslanyan, Vahram K Aharonyan, Hayk H Dingchyan | 217 | | A Generation of Canonical Forms for Design of IIR Digital Filters<br>Vladislav A. Lesnikov, Alexander V. Chastikov, Tatiana V. Naumovich, Sergey V. Armishev | 221 | | Variant of Wireless MIMO Channel Security Estimation Model Based on Cluster Approach O. Kuznietsov, O. Tsopa | 225 | | Compact DSM MOSFET Model and its Parameters Extraction Anatoly Belous, Vladislav Nelayev, Sergey Shvedov, Viktor Stempitsky, Tran Tuan Trung, Arkady Turtsevich | 230 | | IGBT Technology Design and Device Optimization Artem Artamonov, Vladislav Nelayev, Ibrahim Shelibak, Arkady Turtsevich | 233 | | Device-Process Simulation of Discrete Silicon Stabilitron with the Stabilizing Voltage of 6,5 V <b>Dudar N.L., Borzdov V.M.</b> | . 237 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Geometrical Approach to Technical Diagnosing of Automatons Tverdokhlebov V.A. | . 240 | | Loop Fusion and Power Consumption of PCs Dmytro Lazorenko | . 244 | | On Experimental Research of Efficiency of Tests Construction for Combinational Circuits by the Focused Search Method Vasily Kulikov, Vladimir Mokhor | . 247 | | Test Set Compaction Procedure for Combinational Circuits Based On Decomposition Tree Valentina Andreeva | . 251 | | Implementation by the Special Formula of an Arbitrary Subset of Code Words of $(m, n)$ -code for Designing a Self-Testing Checker N. Butorina, S. Ostanin | . 255 | | Optimal Fluctuations for Satisfactory Performance under Parameter Uncertainty HJ Kadim | . 259 | | The Evidential Independent Verification of Software of Information and Control Systems, Critical to Safety: Functional Model of Scenario Konorev Borys, Sergiyenko Volodymyr, Chertkov Georgiy | . 263 | | Si BJT and SiGe HBT Performance Modeling after Neutron Radiation Exposure Konstantin Petrosyants, Eric Vologdin, Dmitry Smirnov, Rostislav Torgovnikov, Maxim Kozhukhov | . 267 | | Compact Power BJT and MOSFET Models Parameter Extraction with Account for Thermal Effects I. A. Kharitonov | . 271 | | Thermal Analysis of the Ball Grid Array Packages K.O. Petrosyants, N.I. Rjabov | . 275 | | On Synthesis of Degradation Aware Circuits at Higher Level of Abstraction Mohammad Abdul Razzaq, Alok Baluni, Virendra Singh, Ram Rakesh Jangiry and Masahiro Fujitaz | . 279 | | Selection of the State Variables for Partial Enhanced Scan Techniques A. Matrosova, A. Melnikov, R. Mukhamedov, V. Singh | . 285 | | Efficient Regular Expression Pattern Matching using Cascaded Automata Architecture for Network Intrusion Detection Systems Pawan Kumar and Virendra Singh | . 290 | | Dispersion Analysis in Processes of Passive Monitoring and Diagnosing of Enterprise Area Networks Anna V. Babich, Murad Ali A | . 295 | | A Diagnostic Model for Detecting Functional Violation in HDL-Code of System-on-Chip Ngene Christopher Umerah, Vladimir Hahanov | . 299 | | Krivoulya G., Shkil A., Kucherenko D3 | 303 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | A Model of Spatial Thinking for Computational Intelligence Kirill A. Sorudeykin | 311 | | New Methods and Tools for Design of Tests Memory Mudar Almadi, Diaa Moamar, Vladimir Ryabtsev3 | 319 | | Scalability of "Ideal" System Networks Based on Quasy-Complete Graph Architecture Mikhail F. Karavay and Victor S. Podlazov3 | 326 | | The Test Method for Identification of Radiofrequency Wireless Communication Channels Using Volterra<br>Model<br>Vitaliy D. Pavlenko, Viktor O. Speranskyy, Vladimir I. Lomovoy | | | A Calculation of Parasitic Signal Components Digital Filtration for the Retransmission Meter on the basi<br>of FPGA<br>Velichko D.A., Vdovychenko I.I | | | The Testware CAD Victor Zviagin3 | 337 | | The Synthesis of Periodic Sequences with Given Correlation Properties V. M. Koshevyy, D. O. Dolzhenko | 341 | | Lyapunov Function Analysis for Different Strategies of Circuit Optimization A. Zemliak, A. Michua, T. Markina | 345 | | State Identification of Bilinear Digital System Dmitriy Speranskiy | 349 | | Model order reduction of Micro-Electro-Mechanical Systems Petrenko Anatoly | 355 | | Modeling a Logical Network of Relations of Semantic Items in Superphrasal Unities Nina Khairova, Natalia Sharonova | 360 | | Resistance Dependent Delay Behavior of Resistive Open Faultsin Multi Voltage Designs Environment Mohamed Tag Elsir Mohammadat, Noohul Basheer Zain Ali, Fawnizu Azmadi Hussin | 366 | | Designing ISA Card with Easy Interface Taghi Mohamadi | 372 | | Real Time Operating System for AVR Microcontrollers Taghi Mohamadi | 376 | | Recognition of Automatons by their Geometrical Images Epifanov A.S | 381 | | Problems of Cause-Effect Link's Definition in Man-Machine Systems' Accidents | 385 | | OFDM-based Audio Watermarking for Covered Data Transmission in VHF Radiotelephony Oleksandr V. Shishkin, Oleksandr O. Lyashko | 389 | |--------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Validation&Verification of an EDA Automated Synthesis Tool Giulio Gambardella, Marco Indaco, Paolo Prinetto, Daniele Rolfo | 393 | | Infrastructure for Testing and Diagnosing Multimedia Device Vladimir Hahanov, Karyna Mostova, Oleksandr Paschenko | 394 | | Architecture for an Intelligent Test Error Detection Agent Matthias Kirmse, Uwe Petersohn, Elief Paffrath | 400 | | Cadence EDA Flow for IC's and Electronics Anatoli Ivanov | 405 | | Designing an Embedded System for Interfacing with Networks Based on ARM Taghi Mohamadi | 407 | | Checkability of the Digital Components in Safety-Critical Systems: Problems and Solutions A. Drozd, V. Kharchenko, S. Antoshchuk, J. Sulima, M. Drozd | 411 | | AUTHORS INDEX | 416 | # **Infrastructure for Testing and Diagnosing Multimedia Devices** Vladimir Hahanov KNURE, 61166, Ukraine, Kharkiv, Lenin Ave. 14 +380 (57) 702-13-26 hahanov@knure.kharkov.ua Karyna Mostova KNURE, 61166, Ukraine, Kharkiv, Lenin Ave. 14 +380 (57) 702-13-26 mostova@knure.kharkov.ua Oleksandr Paschenko KNURE, 61166, Ukraine, Kharkiv, Lenin Ave. 14 +380 (57) 702-13-26 paschenko@knure.kharkov.ua # **Abstract** In this paper HW/SW systems testing and faults diagnosing approach is described, also method for effective faults detection and defects localization within the system-under-test is proposed. ### 1. Introduction Essential increase of consumer requirements for complex electronic devices leads to substantial growth of complexity for HW and SW components, services, and system interfaces. Such tendency increases the importance to provide high quality for HW, SW, and networking components and services. One of the main goals which comes to the foreground of industry is to decrease the cost of exploitation by creating the standardized infrastructures for maintenance which providing service exploitation, testing, disposal and, elimination of functional defects. Well known rule of ten for hardware components stating that fault detection cost increases in ten times on the next following design or manufacturing stages. Nowadays fast growing complexities of hardware is transforming this rule into rule of twenty which makes even more important to detect the fault on early design stages, rather then on chip/PCB manufacturing, or system assembling stages [1]. Goal of this work is to develop method which increases product quality by means of developing sufficient HW/SW test and diagnosis approach, also decreasing faults detection and defects localization time in order to improve system performance on example of multimedia devices. # 2. Components interconnection technology tests model In this thesis proposed model of tests generating, faults modeling, and defects localization based on xordependencies of four main components or characteristics of the system: G=(F, U, T, L), where: F – functionality under test, U – unit under test, T – functional test, L – faults and defects coverage. Such components of technical diagnosis are interconnected in the way, represented on the figure 1 and can be described with four possible equations listed below. These equations represent complete set of interconnections which are forming the goal of technical diagnosis [2]. **Figure 1.** Technical diagnosis components interconnection schema This model allows generalizing and classifying areas of technical diagnosis using xor-dependency for four key elements. This paper describes only the first equation which represents test, functionality, and defects coverage interconnection. From equation $T \oplus F \oplus L = 0$ the next identities are following: - 1) $T = F \oplus L$ Tests generation, using the functionality model for the specified faults list. - 2) $F = T \oplus L$ Functionality model based on the specified test and the faults list. - 3) $L = T \oplus F$ Synthesis of the faults list of the specified functionality based on the specific test. HW design effectiveness E can be defined by average and restricted integral criteria in the interval [0,1]: $$E = F(L, T, H) = \min\left[\frac{1}{3}(L + T + H)\right],$$ $$Y = (1 - P)^{n}; L = 1 - Y^{(1-k)} = 1 - (1 - P)^{n(1-k)};$$ $$T = \left[(1 - k) \times H^{S}\right] / (H^{S} + H^{a}); H = H^{a} / (H^{S} + H^{a}).$$ Above is described the level of product errors L, verification time T, SW/HW redundancy, defined by assertion mechanism and maintenance instruments H. Level of production errors is characterized by Y - yield and depends on k - product testability, P - existing probability of the defect, and the number of not detected errors - n. Verification time is defined by product testability k multiplied by the structural HW/SW complexity and divided by general complexity of the product measured in SW code strings. HW/SW redundancy is dependant on assertions code complexity and other redundancies related to general code complexity. At the same time HW/SW redundancy should provide required level of functional defects diagnosis during yield's time to market defined by customer. # 3. Multi-matrix processor of binary operations Multi-matrix processor (MMP) is the minimal architecture of instructions targeted for parallel execution of single (and, or, xor, slc) operations with dedicated 2D array. Quantity of operation-related single arrays defines heterogeneous MMP of binary operations with buffer M (figure 2) [2] Standard blocks: DM – Data module, PM – Program module, CU – Control unit, I-face interface and I-IP service module, MMP – Multi-matrix processor module. The scheme includes four memory blocks with A – and, B – xor, C – or, D – slc (shift left crowding) operations, and buffer memory M. MMP directed to perform one of four instructions (ISA – Instruction Set Architecture) that operates with binary matrix and same dimensions and stores results into buffer M: $$M = M \{and, or, xor, slc\}\{A, B, C, D\}$$ Figure 2. Multi-matrix processor of binary operations Basing on MMP approach there was created infrastructure for UUT verification which is modification of I-IP standard 1500 [3, 4, 5]. On the figure 3 three process models for testing, faults detection and diagnosis, performance recovering are presented. # 4. Method of Functional Violation The analytic model verification based on temporal assertions is targeted for reaching required depth of diagnosis. The search of functional violation (FV) is based on xor-operation definition between the state of assertion (vector m) and the columns of FV table: $$\begin{split} \mathbf{m} \oplus (\mathbf{B}_1 \vee \mathbf{B}_2 \vee ... \vee \mathbf{B}_j \vee ... \vee \mathbf{B}_n) \\ \mathbf{B} &= \min_{j=1,n} \left[ \mathbf{B}_j = \sum_{i=1}^p (\mathbf{B}_{ij} \overset{p}{\underset{i=1}{\oplus}} \mathbf{m}_i) \right], \end{split}$$ where $$\mathbf{m} = \mathbf{f}(\mathbf{A},\mathbf{B}) \oplus \mathbf{f}^*(\mathbf{A},\mathbf{B},\mathbf{L}) \end{split}$$ The result of test experiment – comparing outputs states of golden sample f(A, B) and actual $f^*(A, B, L)$ – UUT with defects L of test combination A. Figure 3. Testing, diagnosis, recovering process models # 5. Functional blocks tree view Figure 4 represents functional blocks tree view hierarchy for digital satellite receiver. Schema represents the top list of the most occurring SW/HW faults and potential root-causes for specified faults. Chart represents 3-level hierarchy; however levels can be extended and decreased for better localization. Figure 4. Digital satellite receiver tree-view hierarchy # 6. Hierarchical testing process Generic 3-level representation of tree view hierarchy is shown on the figure 5. Spcific test sequence $T_{ij}$ is applied to certain level of functional hierarchy. After testing is complete the result is being analyzed. If fault is detected, system returns block identifier $B_{ij}$ with error description. Also there is considered false block automated reparation possibility $R_{ij}$ . After fault detection and reparation the system should be retested from the very beginning [2, 6]. Figure 5. 3-level hierarchical testing process # 7. Assertion based coverage graph The analytic model verification, based on temporal assertions is targeted for reaching required depth of diagnosis and can be represented in the next way: $$\begin{split} & M = f(F,A,B,S,T,L), & F = (A*B) \times S; \ S = f(T,B); \\ & A = \{A_1,A_2,...,A_i,...,A_n\}; & B = \{B_1,B_2,...,B_i,...,B_n\}; \\ & S = \{S_1,S_2,...,S_i,...,S_m\}; & S_i = \{S_{i1},S_{i2},...,S_{ij},...,S_{ip}\}; \\ & T = \{T_1,T_2,...,T_i,...,T_k\}; & L = \{L_1,L_2,...,L_i,...,L_n\}. \end{split}$$ $F = (A * B) \times S$ is represented by code-flow transaction graph - CFTG, or Assertion-Based Coverage Graph - ABC Graph, where $$\label{eq:second} \begin{split} s = \{s_1, s_2, ..., s_i, ..., s_m\} \quad \text{representing states of the} \\ HW/SW \text{ product while modeling test-segments.} \end{split}$$ Each state S is defined by functional key variables; chart chords are represented by functional blocks B, where $$\mathbf{B} = (\mathbf{B}_1, \mathbf{B}_2, ..., \mathbf{B}_i, ..., \mathbf{B}_n), \ \mathop{\cup}_{i=1}^n \mathbf{B}_i = \mathbf{B}; \ \mathop{\cap}_{i=1}^n \mathbf{B}_i = \emptyset$$ Every block B can be verified by the assertion A, where $$A_i \in A = \{A_1, A_2, ..., A_i, ..., A_n\}$$ . Every chord $B_i$ represents the state $S_i = f(T, B_i)$ , which is also dependant on the test sequence $T = \{T_1, T_2, ..., T_i, ..., T_k\}$ . Every state S is supplied with the Assertions Monitor $$A(S_i) = A_{i1} \lor A_{i2} \lor ... \lor A_{ij} \lor ... \lor A_{in}.$$ The out-coming functional violation blocks multitude is represented with the list $L = \{L_1, L_2, ..., L_i, ..., L_n\}.$ For the functional block diagram, represented on the figure 4, the functional defects matrix is presented in Table 1 which covers all hierarchical (or activation levels). Below there are presented the requirements for functional defects table definition: - 1. The number of tests T should stay minimal, $|T| \rightarrow min$ , - 2. To exclude equivalent defects vectors additional tests should be added to guarantee unique state for every defects vector, $|T_{\text{new}}|=|T|+t$ , where t minimal required additional number of the test vectors to guarantee defects vector unique state condition. - 3. Diagnosability function is dependant on the test length T, number of assertions A and the number of functional blocks N; at the same time diagnosability function should always tend to 1 [2, 3]. $$D = 1 \rightarrow \frac{|T| \times |A|}{|\log_2 N|} = 1 \rightarrow |\log_2 N| = |T| \times |A|$$ Basing on diagnosing procedure and the matrix of functional defects faulty components can be defined by analyzing functional defects table rows. For the functional defects matrix the next transaction graphs can be created, represented below (figure 6). **Table 1.** Matrix of functional defects | 1 <sup>st</sup> activation level | | | | | | |----------------------------------|-------|-------|--------|------------------|---| | | Audio | Video | Signal | SW<br>Downloader | V | | $T_1$ | | 1 | 1 | | 0 | | $T_2$ | 1 | | 1 | 1 | 1 | | $T_3$ | 1 | 1 | | | 1 | | $T_4$ | | 1 | 1 | 1 | 0 | | 2 <sup>nd</sup> activation level | | | | | | |----------------------------------|---------------------|---------|---------|---|--| | | Signal inaccessible | Routing | Quality | V | | | $T_1$ | 1 | 1 | 1 | 1 | | | $T_1$ $T_2$ | 1 | 1 | • | 0 | | | $T_3$ | 1 | 1 | | 0 | | | $T_3$ $T_4$ | • | 1 | 1 | 1 | | | $T_5$ | | 1 | 1 | 1 | | | | | | | | | | 3 <sup>rd</sup> activation level | | | | | |----------------------------------|-------------|-----------------------------|------------|---| | | SW/MW level | Codec - audio<br>processing | SW/Drivers | V | | $T_I$ | 1 | • | 1 | 0 | | $T_2$ | 1 | 1 | • | 1 | | $T_3$ | | 1 | 1 | 1 | Figure 6. Code-flow transaction graph # 8. Multi-level model for diagnosing digital systems Multi-level model can be presented in a tree-like view B, where every vertex can be represented as a 3-dimentional functional modules activation table and arcs are representing navigation to lower diagnosis levels for the cases when functional block's defect was detected: $$B = [B_{ij}^{rs}], cardB = \sum_{r=1}^{n} \sum_{s=1}^{m_r} \sum_{j=1}^{k_{rs}} B_{ij}^{rs},$$ where n – number of multi-tree levels; $m_r$ - number of the functional blocks and components on r level; krs –number of components in the $B^{rs}$ table; $B^{rs}_{ij} = \{0,1\}$ - component of activation table which is defined by the test vector $T_{i-A_i}$ applicable to the observing monitor $A_i$ . Multi tree-like model can be described in the way presented on the figure 7. Figure 7. Multi tree-like model Defects detection model is based on top-to-bottom navigation to the required detailing level: $$B_{j}^{rs} \oplus A^{rs} = \begin{cases} 1 \rightarrow \{B_{j}^{r+1,s}, R\}; \\ 0 \rightarrow \{B_{j}^{r+1,s}, G\}. \end{cases}$$ Navigation approach is based on xor-operation between matrix rows B and experimental verification vector based on assertions obtained from monitors during all test segments activating process. If the xor-sum equals 1 (fault detected), then algorithm assumes two possible actions: 1) to navigate to the next activation matrix level or 2) system reparation R. The decision is based on execution time vs. reparation cost importance. If the xor-sum is 0 (no faults detected) then algorithm moves to the next activation matrix level $B_{\rm i}^{\rm r+l,s}$ with good quality status G. Detailed diagnosis algorithm for multi-tree navigation is presented on the figure 8. Figure 8. Multi-tree navigation algorithm # 9. Conclusions This paper represents faults detection and localization technique. Described models and algorithms providing possibility to perform effective service for complex digital SW/HW systems. Benefit for such approach is in simplicity of technical information representation and diagnosing preparation, based on minimized activation table applied to HW/SW system-under-test and in particular to functional blocks segments testing which are invariant to hierarchy levels. # 10. References - [1] Michael L. Bushnell and Vishwani D. Agrawal, Essentials of Electronic Testing for Digital Memory and Mixed-Signal VLSI Circuits, Kluwer Academic Publishers, NY, 2002, 713p. - [2] V.I.Hahanov, I.V.Hahanova, Ye.I.Litvinova, O.A.Guz. *Digital SoCs design and verification.* Kharkov: Novoye Slovo.— 2010.—528p. - [3] M.F.Bondarenko, O.A.Guz, V.I.Hahanov, Yu.P.Shabanov-Kushnarenko, Brain-like computing processes, Kharkov: Novoye Slovo, 2010, 160p. - [4] V.Hahanov, S.Chumachenko, C.U.Ngene, Y.Ticoura, "Brain-like Computer Structures", *Radio Electronics and Informatics*, Kharkov, 2009, No. 4, pp. 30-40. - [5] Marinissen E.J., Yervant Zorian, Guest Editors' Introduction: The Status of IEEE Std 1500, *IEEE Design & Test of Computers*, 2009, No26(1). pp.6-7. - [6] V.Hahanov, Technical diagnosis of digital and microprocessor structures, Kharkov, 1995, 242p. Camera-ready was prepared in Kharkov National University of Radio Electronics Lenin Ave, 14, KNURE, Kharkov, 61166, Ukraine Approved for publication: 26.08.2011. Format 60×841/8. Relative printer's sheets: 42. Circulation: 150 copies. Published by SPD FL Stepanov V.V. Ukraine, 61168, Kharkov, Ak. Pavlova st., 311 Матеріали симпозіуму «Схід-Захід Проектування та Діагностування — 2011» Макет підготовлено у Харківському національному університеті радіоелектроніки Редактори: Володимир Хаханов, Світлана Чумаченко, Євгенія Литвинова Пр. Леніна, 14, ХНУРЕ, Харків, 61166, Україна > Підписано до публікації: 26.08.2011. Формат 60×84<sup>1</sup>/<sub>8</sub>. Умов. друк. Арк. 42. Тираж: 150 прим. Видано: СПД ФЛ Степанов В.В. Вул. Ак. Павлова, 311, Харків, 61168, Україна