# Proceedings of IEEE East-West Design & Test Symposium (EWDTS'2013) Copyright © 2013 by the Institute of Electrical and Electronics Engineers, Inc. Technically Co-Sponsored by tttc. Rostov-on-Don, Russia, September 27 – 30, 2013 # IEEE EAST-WEST DESIGN AND TEST SYMPOSIUM 2013 COMMITTEE | General Chairs | Program Committee | Steering Committee | |----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------| | V. Hahanov – Ukraine<br>Y. Zorian – USA | J. Abraham – USA M. Adamski – Poland A.E.Mohamed Mohamed – Egypt | V. Hahanov – Ukraine<br>R. Ubar – Estonia<br>Y. Zorian – USA | | General Vice-Chairs | A . Barkalov – Poland R. Bazylevych – Ukraine | Organizing Committee | | R. Ubar - Estonia<br>P. Prinetto – Italy | A. Chaterjee – USA<br>V. Djigan – Russia<br>A. Drozd – Ukraine<br>E. Evdokimov – Ukraine | S. Chumachenko – Ukraine<br>M. Karyakin – Russia | | Program Chairs | E. Gramatova – Slovakia<br>A. Ivanov – Canada | S. Krutchinskiy – Russia<br>E. Litvinova – Ukraine | | S. Shoukourian – Armenia<br>D. Speranskiy – Russia | M. Karavay – Russia<br>V. Kharchenko – Ukraine<br>K. Kuchukjan – Armenia | N. Prokopenko – Russia<br>B. Steinberg – Russia | | Program Vice-Chairs | W. Kuzmicz – Poland<br>A. Matrosova – Russia | | | Z. Navabi – Iran<br>M. Renovell – France | V. Melikyan – Armenia<br>L. Miklea – Romania<br>O. Novak – Czech Republic | | | Publicity Chair's | Z. Peng – Sweden<br>A. Petrenko – Ukraine<br>J. Raik – Estonia | | | G. Markosyan – Armenia<br>S. Mosin – Russia | A. Romankevich – Ukraine<br>A. Ryjov – Russia<br>R. Seinauskas – Lithuania | | | Public Relation Chair | S. Sharshunov – Russia<br>A. Singh – USA | | | V. Djigan – Russia | J. Skobtsov – Ukraine<br>V. Tverdokhlebov – Russia<br>V. Vardanian – Armenia<br>V. Yarmolik – Byelorussia | | ## **EWDTS 2013 CONTACT INFORMATION** Prof. Vladimir Hahanov Design Automation Department Kharkov National University of Radio Electronics, 14 Lenin ave, Kharkov, 61166, Ukraine. Tel.: +380 (57)-702-13-26 E-mail: hahanov@kture.kharkov.ua Web: www.ewdtest.com/conf/ # 11th IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013) Rostov-on-Don, Russia, September 27-30, 2013 The main target of the East-West Design & Test Symposium (EWDTS) is to exchange experiences between the scientists and technologies of the Eastern and Western Europe, as well as North America and other parts of the world, in the field of design, design automation and test of electronic systems. The symposium aims at attracting scientists especially from countries around the Black Sea, the Baltic states and Central Asia. We cordially invite you to participate and submit your contribution(s) to EWDTS'13 which covers (but is not limited to) the following topics: - Analog, Mixed-Signal and RF Test - Analysis and Optimization - ATPG and High-Level TPG - Built-In Self Test - Debug and Diagnosis - Defect/Fault Tolerance and Reliability - Design for Testability - Design Verification and Validation - EDA Tools for Design and Test - Embedded Software Performance - Failure Analysis, Defect and Fault - FPGA Test - HDL in test and test languages - High-level Synthesis - High-Performance Networks and Systems on a Chip - Low-power Design - Memory and Processor Test - Modeling & Fault Simulation - Network-on-Chip Design & Test - Modeling and Synthesis of Embedded Systems - Object-Oriented System Specification and Design - On-Line Test - Power Issues in Testing - Real Time Embedded Systems - Reliability of Digital Systems - Scan-Based Techniques - Self-Repair and Reconfigurable Architectures - Signal and Information Processing in Radio and Communication Engineering - System Level Modeling, Simulation & Test Generation - Using UML for Embedded System Specification #### **CAD Session**: - CAD and EDA Tools, Methods and Algorithms - Design and Process Engineering - Logic, Schematic and System Synthesis - Place and Route - Thermal, Timing and Electrostatic Analysis of SoCs and Systems on Board - Wireless Systems Synthesis - Digital Satellite Television The Symposium will take place in Rostov-on-Don, Russia, one of the biggest scientific and industrial center. Venue of EWDTS 2013 is Don State Technical University – the biggest dynamically developing centre of science, education and culture. The symposium is organized by Kharkov National University of Radio Electronics and Science of Applied Radio http://anpre.org.ua/ in cooperation with Don State Technical University and Tallinn University of Technology. It is technically co-sponsored by the IEEE Computer Society Test Technology Technical Council (TTTC) and financially supported by Aldec, Synopsys, DataArt Lab, Tallinn **Technical** University, Aldec Inc. # **CONTENTS** | Impact of Process Variations on Read Failures in SRAMs Harutyunyan G., Shoukourian S., Vardanian V., Zorian Y. | 15 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | Noise Effect Estimation and Reduction in High-Speed Voltage Controlled Oscillators Vazgen Melikyan, Abraham Balabanyan, Armen Durgaryan | 19 | | A Probabilistic Approach for Counterexample Generation to Aid Design Debugging Payman Behnam, Hossein Sabaghian-Bidgoli, Bijan Alizadeh, Kamyar Mohajerani, Zainalabedin Navabi | 23 | | Hybrid History-Based Test Overlapping to Reduce Test Application Time Vahid Janfaza, Payman Behnam, Mohammadreza Najafi, Bahjat Forouzandeh | 28 | | A Mathematical Model for Estimating Acceptable Ratio of Test Patterns Vahid Janfaza, Paniz Foroutan, M. H. Haghbayan, Zain Navabi | 32 | | Session based Core Test Scheduling for Minimizing the Testing Time of 3D SOC Surajit Roy, Payel Ghosh, Hafizur Rahaman, Chandan Giri | 36 | | Functional Fault Model Definition for Bus Testing Elmira Karimi, Mohamad Hashem Haghbayan, Adele Maleki, Mahmoud Tabandeh | 40 | | Evolution of von Neumann's Paradigm: Dependable and Green Computing <b>Kharchenko V., Gorbenko A.</b> | 46 | | Quantum Technology for Analysis and Testing Computing Systems Wajeb Gharibi, Hahanov V.I., Anders Carlsson, Hahanova I.V., Filippenko I.V. | 52 | | Diversity Assessment of Multi-Version NPP I&C Systems: NUREG7007 and CLB-BASED Techniques Kharchenko V., Duzhyi V., Sklyar V., Volkoviy A. | )<br>57 | | Features of Design, Implementation, and Characterization of On-Chip Antennas for Microwave Frequencies Aleksandr Timoshenko, Ksenia Lomovskaya, Mikhail Suslov | 62 | | Design and Optimization of a Planar UWB Antenna<br>Eng Gee Lim, Zhao Wang, Gerry Juans, Ka Lok Man, Nan Zhang,<br>Vladimir Hahanov, Eugenia Litvinova, Svetlana Chumachenko,<br>Mishchenko Alexander, Dementiev Sergey | 67 | | Cloud Traffic Control System Hahanov V.I., Guz O.A., Ziarmand A.N., Ngene Christopher Umerah, Arefjev A. | 72 | | Cloud Infrastructure for Car Service Litvinova E.I., Englesy I.P., Miz V.A., Shcherbin D. | 77 | | Quantum Computing Approach for Shortest Route Finding Volodymyr Hahanov, Volodymyr Miz | 85 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Quantum Modeling and Repairing Digital Systems<br>Baghdadi Ammar Awni Abbas, Hahanov V.I., Palanichamy Manikandan,<br>Litvinova E.I., Dementiev S. | 88 | | Quantum Models for Description of Digital Systems<br>Hahanov V.I., Hahanova I.V., Litvinova E.I., Priymak A., Elena Fomina,<br>Maksimov M., Tiecoura Yves, Malek Jehad Mohammad Jararweh | 94 | | A Concept of Computing Based on Resources Development Analysis Drozd J., Drozd A., Zashcholkin K., Antonyuk V., Kuznetsov N., Kalinichenko V. | 102 | | Blind Least Mean Square Criterion Algorithms for Communication Adaptive Arrays <b>Victor I. Djigan</b> | 108 | | Estimation of structural complexity of IIR digital filters Vladislav A. Lesnikov, Alexander V. Chastikov, Tatiana V. Naumovich | 113 | | ASICPlacementAnalyzer: Software Tool for Data Analysis and Visualization of ASIC Placement Victor M. Kureichik, Maria V. Lisyak | 118 | | Robust Watermarking System for Audio Identification Aleksandr V. Shishkin | 122 | | Adaptive Artificial Boundary Conditions for Schrödinger Equation Taking into Account the First Order Dispersion of Laser Pulse and Diffraction of Laser Beam Vyacheslav A. Trofimov, Anton D. Denisov | 125 | | Research of Methods to Create Informational Composition With the View of CAD of Intellectual Training Devices Knowledge-Based Signals of Cerebral Cortex Lavlinskiy V.V., Bibikov D.V., Burov R.B., Tabakov Y.G., Zolnikov K.V., | 400 | | Achkasov V.N. | 129 | | Development of Upgraded Version of Finite Element Package ACELAN Arcady Soloviev, Pavel Oganesyan, Darya Krivorotova | 133 | | Statistical Characteristics of Envelope Outliers Duration of non-Gaussian Information Processes | | | Artyushenko V. M., Volovach V. I. | 137 | | Optimizing Test Time for Core-Based 3-D Integrated Circuits by a Technique of Bi-partitioning | | | Manjari Pradhan, Chandan Giriy, Hafizur Rahamany, Debesh K. Das | 141 | | Basic Concept of Linear Synthesis of Multi-Valued Digital Structures in Linear Spaces | 146 | | Boundary Problem for Nonlinear Elliptic Equations on Video Card<br>Hasmik A. Osipyan | 150 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | The High-Frequency Correction Circuit for Resistive Voltage Dividers with Capacitive Loa <b>Prokopenko N.N., Budyakov P.S., Butyrlagin N.V.</b> | id<br><b>154</b> | | Simulation Features of Diffusion Doping Process by Means of Software Package of Synopsys Company Lagunovich N.L., Borzdov V.M., Turtsevich A.S. | 158 | | Synthesis Circuit Correction for Speed Sensors of Physical Quantities and Current-Voltage Converters with Parasitic Capacitance Prokopenko N.N., Gaiduk A.R., Budyakov P.S., Butyrlagin N.V. | 161 | | Microwave Selective RC Amplifiers with Control Parameters Prokopenko N.N., Krutchinsky S.G., Budyakov P.S. | 165 | | Using Java Optimized Processor as an Intellectual Property core beside a RISC Processor in FPGA Mohammad Erfan Khazaee, Shima Hoseinzadeh | 169 | | The automated testing system for optimizing and parallelizing program transformations Alymova E., Golozubov A., Morylev R., Pitinov A., Steinberg R. | 175 | | Methodology to Design-For-Testability Automation for Mixed-Signal Integrated Circuits Sergey Mosin | 178 | | Static Analysis of HDL Descriptions: Extracting Models for Verification Alexander Kamkin, Sergey Smolov, Igor Melnichenko | 184 | | Fault-Injection Testing: FIT-Ability, Optimal Procedure and Tool for FPGA-Based Systems SIL Certification Kharchenko V., Sklyar V., Odarushchenko O., Ivasuyk A. | 188 | | Query Optimization Based on Time Scheduling Approach Wajeb Gharibi, Ayman Mousa | 193 | | Analysis of Error-Detection Possibilities of CED Circuits Based on Hamming and Berger Codes Valery Sapozhnikov, Vladimir Sapozhnikov, Dmitry Efanov, Anton Blyudov | 200 | | Low-Power Design of Combinational CMOS Networks Dmitry Cheremisinov, Liudmila Cheremisinova | 208 | | IGBT on SOI. Technology and Construction Investigation Ivan Lovshenko, Vladislav Nelayev, Sergey Shvedov, Vitaly Solodukha, Arkady Turtsevich | 212 | | Generating Pipeline Integrated Circuits Using C2HDL Converter | 216 | | Novatsky A. A., Glushko Je. V., Chemeris A.A., Pugachov O.S. | 220 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | An Approach to Estimate the Error of Oscillator Time-Domain Analysis Vadim N. Biryukov, Alexandr M. Pilipenko | 223 | | Sampling Theorem Applied to Data Interpolation Problem Gamlet S. Khanyan | 227 | | A Few Test Generation Algorithms for web Applications from Imitational Model Anahit Asatryan | 231 | | Design Automation Tool to Generate EDIF and VHDL Descriptions of Circuit by Extraction of FPGA Configuration Cheremisinov D.I. | 235 | | Object-Oriented Approach to Software Implementation of Virtual Laboratory Workshop Gubsky D.S., Zemlyakov V.V., Mamay I.V., Sinyavsky G.P. | 239 | | Schematic Design of HF and UHF Op-Amp for SiGe Technology Sergei G. Krutchinsky, Evgeniy A. Zhebrun, Victor A. Svizev | 243 | | Improvement of Common-Mode Rejection Ratio in Symmetrical Differential Stages with Dynamic Load Sergei G. Krutchinsky, G.A. Svizev, Alexey E. Titov | 247 | | Adaptation of the FPGA to Logic Failures Tyurin S.F., Grekov A.V., Gromov O.A. | 251 | | Testable Combinational Circuit Design Based on Free ZDD-implementation of Irredundant SOP of Boolean Function Ostanin S. | 257 | | On the Problem of Selection of Code with Summation for Combinational Circuit Test Organization Dmitry Efanov, Valery Sapozhnikov, Vladimir Sapozhnikov, Anton Blyudov | 261 | | A 6-bit CMOS Inverter Based Pseudo-Flash ADC with Low Power Consumption Morozov D.V., Pilipko M.M., Piatak I.M. | 267 | | Method of free C++ code migration between SoC level tests and stand-alone IP-Core UVM environments Fedor Putrya | 271 | | A List Decoding Algorithm for Practical Reed-Solomon codes Sergey Egorov | 275 | | On Stability of Optimization Process for Analog Circuits Markina T., Zemliak A. | 279 | | Analysis of Converters with Heterogeneous Three-Pole Chain Structure Zhanna Sukhinets, Artur Gulin | 283 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | The Modeling of Electromagnetic Fields Intensity in Urban Development Condition Anishin M.M., Zargano G. F., Zemlyakov V.V., Hondu A.A. | 287 | | Estimation of Radio Wave Frequency Shift and Phase Incursion on the Basis of FPGA in the Retransmission Meter Vdovychenko I.I., Velychko D.A. | 291 | | Delay Testable Sequential Circuit Designs Matrosova A., Mitrofanov E., Singh V. | 293 | | Supervision in Airborne Systems with Antenna Array Klochko V.K., Nguyen Tr.T. | 297 | | Self-timed Functionally Complete Tolerant Element with Different Supply Voltage Kamenskih A.N., Tyurin S.F. | 300 | | SPICE Model Parameters Extraction Taking into Account the Lonizing Radiation Effects Konstantin Petrosyants, Maxim Kozhukhov | 304 | | Analysis and Simulation of Temperature-Current Rise in Modern PCB Traces Petrosyants K.O., Kortunov A.V., Kharitonov I. A., Popov A.A., Gomanilova N.B., Rjabov N.N. | 308 | | Coupled TCAD-SPICE Simulation of Parasitic BJT Effect on SOI CMOS SRAM SEU <b>Petrosyants K.O., Kharitonov I.A., Popov D.A.</b> | 312 | | Digital Converter of Frequency Deviation Based on Three Frequency Generator Shakurskiy M.V., Shakurskiy V.K., Ivanov V.V. | 316 | | Comparative Analysis of Coding Effectiveness in Telecommunication Systems with ARQ <b>Anfalov K. V., Volovach V. I.</b> | 320 | | Multiagent Bionic Algorithm for Optimization of Circuitry Solutions Andrey Bereza, Andrey Storogenko, Luis Blanco | 324 | | Nonlinear Filtering of Pseudonoise Signals Using High-Order Markov Chain Model Dmitriy Prozorov, Anton Chistyakov | 328 | | Representation of Solutions in Genetic Placement Algorithms Zaporozhets D.U., Zaruba D.V., Kureichik V.V. | 332 | | Digital Adaptive System of Linearization Power Amplifier<br>Natalya V. Gudkova, Vladimir M. Chuykov, Ksenya V. Besklubova | 336 | | A Parallel Shrinking Algorithm for Connected Component Labeling of Text Image Sergev S. Zavalishin, Yurv S. Bekhtin | 340 | | Budilov V.N., Volovach V.I., Shakurskiy M.V., Eliseeva S.V. | 344 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Hybrid Pareto-Evolutionary Algorithm for Solving Mathematical Models of High Dimensional Electronic Circuits (HPEA) Vadim Beglyarov, Andrey Bereza, Luis Blanco | 348 | | Finite State Machine Synthesis for Evolutionary Hardware Andrey Bereza, Maksim Lyashov, Luis Blanco | 352 | | Increasing Efficiency of Information Transmission with Interference Influence by the Use of Multi-parameter Adaptation Nechaev Y.B., Kashenko G.A., Plaksenko O.A. | 356 | | Analysis of Ferromagnetic Structures Fast-Acting Under the Influence of External Magnetic Fields of Various Intensity Alexander Shein, Gennady Sinyavsky, Larissa Cherkesova, George Shalamov | 360 | | Modeling Using Multivariate Hybrid Regression Analysis Method <b>Danilov A. A., Ordinartseva N. P.</b> | 365 | | Analog Input Section of the Ultrafast ADCs Prokopenko N.N., Serebryakov A.I., Butyrlagin N.V., Pakhomov I.V. | 368 | | A Recursive Least Squares Solution to AOA Based Passive Source Localization <b>Hejazi F., Azimi K., Nayebi M.M.</b> | 371 | | Identification Discrete Fractional Order Linear Dynamic Systems with Errors-in-Variables <b>Ivanov D.V.</b> | 374 | | Self-Calibration Method for Capacitor Mismatch Elimination Vazgen Melikyan, Harutyun Stepanyan, Ani Aleksanyan, Ani Harutyunyan, Armen Durgaryan | 378 | | Whitespace Calculation in 3D IC Ara Gevorgyan | 382 | | Low-Voltage Compatible Linear Voltage Ramp Generator for Zero-Crossing-Based Integrators Melikyan Vazgen Sh., Dingchyan Hayk H., Sahakyan Arthur S., Vardan Grigoryants P., Safaryan Karo H. | 386 | | High Accuracy Equalization Method for Receiver Active Equalizer Melikyan Vazgen Sh., Sahakyan Arthur S., Safaryan Karo H., Dingchyan Hayk H. | 390 | | Implementation of Parallel Dataflow Computational Model on Cluster Supercomputers | 204 | | Semiconductor Electronic Parts Testing Efficiency Martynov Oleg, Ogurtsov Alexander, Sashov Alexander | 397 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | An Approach to Accelerated Life Tests of Electronic Components Koulibaba Andrey, Krasnov Mikhail, Prischepova Svetlana | 401 | | Next Generation Visual Programming Technology Velbitskiy I.V. | 404 | | Efficient Calculation of Cyclic Convolution by Means of Fast Fourier Transform in a Finite Field Amerbaev V.M., Solovyev R. A., Stempkovskiy A.L., Telpukhov D.V. | 411 | | High-level Test Program Generation Strategies for Processors Shima Hoseinzadeh, Mohammad Hashem Haghbayan | 415 | | Fault Tolerance of the Distributed Structure of Object Controllers for Automation of Transport Sergey Rodzin, Lada Rodzina | 419 | | Effective planning of calculations on the PDCS "Buran" Architecture Levchenko N.N., Okunev A.S., Zmejev D.N., Klimov A.V. | 423 | | Ways to Ensure the Stability of Circuits to Single Events in the Design of Radiation-Resistant Circuits Smerek V.A., Utkin D.M., Zolnikov V.K. | 426 | | Smart Road Infrastructure Artur Ziarmand | 430 | | Testing of Transport System Management Strategy<br>Sergey Lupin, Than Shein, Kyaw Kyaw Lin, Anastasia Davydova | 435 | | The Bioinspired Algorithm of Electronic Computing Equipment (ECE) Schemes Elements Placement <b>Kureichik V.V., Kureichik VI.VI.</b> | 439 | | The Hardware Architecture and Device for Accurate Time Signal Processing Jiřr´ı Dost´al, Vladim´ır Smotlacha | 443 | | Management Methods of Computational Processes in the PDCS "Buran" Levchenko N.N., Okunev A.S., Zmejev D.N., Klimov A.V. | 446 | | Service-Oriented Computing (SOC) in a Cloud Computing Environment <b>Petrenko A.I.</b> | 449 | | The Methodology of Two-Stage Masking Images in Information and Telecommunications Systems Barannik V. V., Vlasov A. V., Shiryaev A. V. | 453 | | Perforated with Technology of Description Massives Differential Representation in the Delivery Compressed Images Systems Kulitsa O.S., Lekakh A.A., Akimov R.I. | 457 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Method of Coding Bitmap Transformant to Improve Image Compression while Maintaining a Predetermined Quality Image to be Transmitted in Infocommunication Real Time Systems Krasnorutskyi A.A., Hahanova A.V., Demedetskiy A.O. | 461 | | Method Structure Coding of Aperture Elements for Image in Infocommunication Systems Barannik V.V., Dodukh A.N., Krivonos V.N. | 465 | | Domain-Driven Design the Database Structure in Terms of Metamodel of Object System <b>Pavel P. Oleynik</b> | 469 | | An Approach to the Fuzzy Logic Modeling of Digital Devices Dmitriy Speranskiy | 473 | | Reconfiguration of FPGAs Using Genetic Algorithms Gorodilov A. Yu., Tyurin S. F. | 477 | | Algorithm for Automated Custom Network-on-Chip Topologies Design <b>Bykov S. O.</b> | 481 | | Choice of Variants of Radio-Frequency Identification Systems on Set of Quality Parameters Bagdasaryan A.S., Kashenko A.G., Kashenko G.A., Semenov R.V. | 484 | | Green logic FPGA Tyurin Sergey, Kharchenko Vyacheslav, Prokhorov Andrey | 489 | | Restoration missing values of discrete signal during the calibration ADC with build-in interpolation Koroleva Ksenia, Gritsutenko Stanislav | 492 | | Keynotes Speeches and Invited Reports | 496 | | AUTHORS INDEX | 501 | ## **Quantum Technology for Analysis and Testing Computing Systems** Wajeb Gharibi<sup>1</sup>, Hahanov V.I.<sup>2</sup>, Anders Carlsson<sup>3</sup>, Hahanova I.V.<sup>2</sup>, Filippenko I.V.<sup>2</sup> <sup>1</sup>College of Computer Science & Information Systems, Jazan University, Jazan, Saudi Arabia, gharibiw2002@yahoo.com <sup>2</sup>Computer Engineering Faculty, Kharkov National University of Radioelectronics, Kharkov, Ukraine, hahanov@kture.kharkov.ua <sup>3</sup>Blekinge Institute of Technology, Karlskrona, Sweden anders.carlsson@bth.se ### **Abstract** A theory of quantum models, methods and algorithms for improving the performance of existing software and hardware tools for analysis and synthesis of digital computing devices by increasing the dimension of the data structures and memory are proposed. The basic concepts, terminology and definitions are introduced, which are necessary for the understanding the theory and practice of quantum computation. #### 1. Introduction In recent years quantum computing becomes interesting for analyzing cybernetic space, developing cloud Internet technologies, which is explained by their alternativeness to the existing models of computing processes [1]. Market feasability of quantum methods and qubit models is based on the high parallelism when solving almost all discrete optimization problems, factorization, minimization of Boolean functions, effective compression of data, their compact representation and teleportation, fault-tolerant design through significant increase in hardware costs. But now it is acceptable, because of nano-electronic technologies propose now up to 1 billion gates, located on a chip of the dimension 2x2 sm with the substrate thickness 5 microns. At that modern technologies allow creating a package (sandwich) containing up to 7 dies, which is comparable with the quantity of the human brain neurons [2]. Practically wireless connection of such chips is based on through-silicon vias (TSV) - the technological capability of drilling about 10 thousand through vias in 1 square centimeter of wafer or die. In addition, the emergence of FinFET transistors and 3D-technology based on them for implementation of digital systems provide almost unlimited hardware capabilities to researchers for creating new parallel computing devices [2-7]. So, it is necessary to use hardware-focused models and methods for creating high-speed tools for parallel solving real world problems. Discreteness and multiple-valuedness of the alphabets for describing information processes, the parallelism, inherent in the quantum computing, are particularly important when developing effective and intelligent engines for cyberspace, cloud structures and services of Internet, and tools for synthesis of fault-tolerant digital devices, testing and simulation of digital systems-on-chips, technologies for information and computer security [7-11]. We do not consider the physical basis of quantum computing, originally described in the works of scientists, focused on the use of non-deterministic quantum interactions within the atom. We do not address the physical foundations of quantum mechanics, concerning non-deterministic interactions of atomic particles [1], but we use the concept of information quantum as a joint definition of the power set (the set of all subsets) of states for the discrete cyberspace area that provides the high parallelism level of the proposed quantum models and methods. # 2. The quantum method for diagnosing digital systems Matrix method for quantum diagnosing functional failures and stuck-at faults in software or hardware units is proposed. It is based on qubit data structures comprising diagnostic information, which allows significantly reducing the computational complexity of the simulation and diagnosis due to the introduction of parallel logical operations on the matrix data. The quantum method for fault-free simulating digital units with the possibility of online repair of digital system components is presented. It is characterized by significantly improved performance due to addressed processing procedure of the functional primitives, defined by Q-coverages. A model of diagnosing object is represented in the form of digital system, which has functional elements connected by communication lines. Among them there are assertion points, needed for verification, testing and diagnosis of faults [2]. Diagnostic information is provided by the following components: 1) the verification test for diagnosing faults of a given class, in this case they considered single stuck-at faults of circuit lines $\{\equiv 0, \equiv 1\}$ . 2) Fault detection table [6], rows of which define vectors of faults, checked by each test pattern and assosiated with circuit lines. 3) the reachability matrix, which determines the reachability of each assertion point by using the set of input (previous) lines [8]. 4) Matrix of assertion engine states or output response matrix, which determines the status of each assertion on test patterns by comparing the reference response in given point with the real signal during the execution of diagnostic experiment [2,7]. The base model for diagnosing digital unit, discrete process or phenomenon is represented by the components, which create 4 dimensions in the feature space: ``` \begin{cases} D_b = < S, A, F, T > \\ D = \{ < S, A >, < F, T > \}; \\ V_b = (|S| \times |A| \times |F| \times |T|); \\ V = (|S| \times |A|) + (|F| \times |T|); \\ V_b >> V; \\ S^* = f(S, A, T); \\ A^* = g(T, A); \\ F^* = h(S, A, F, T); \end{cases} ``` At that the amount of diagnostic information V is formed by the Cartesian product (powers) of four components in the order specified above: 1) the object structure; 2) assertion or monitoring engine; 3) a set of faults or modules, subject to functional failures; 4) test patterns or segments to diagnose faults or a set of these modules. Significantly reduce the amount of diagnostic information can be achieved by reducing the dimension of the feature space by partitioning the base model into two disjoint subsets $\langle S, A \rangle, \langle F, T \rangle$ . In this case, the estimate of the diagnostic information is not multiplicative and additive with respect to the power of subsets, derived from partitioning, without reducing the diagnosis depth. Here, the first component of the diagnosis model is presented by reachability matrix, which allows minimizing the mask of possible faults by analyzing the structure of the circuit by comparing the true and real results of simulation of output signals for each test pattern or segment. The number of rows of this matrix is the number of observed outputs or assertions. In realizing the diagnosis method the binary matrix of structural fault activation is created, which are a mask for a substantial reduction of the set of suspected faults when concurrent analysis of the fault detection table. In this case, the symbols of single stuck-at faults $\{0,1,X,\varnothing\},\,X=\{0,1\}$ in the cells of fault detection table [6] are encoded by the corresponding qubits (10,01,11,00) of the multi-valued Cantor alphabet $A^k=\{0,1,X,\varnothing\}$ , which makes it possible to exclude the set-theoretic procedures from the calculation processes and replaced them by vector logical operations. A fragment of digital circuit shown in Fig.1 is used for consideration of the method. There are three assertion points A, B, C to monitor the status of all circuit lines under test (during diagnostic experiment) by input five test patterns specified by a fault detection table F(T). The coordinates of the table define faults 0 and 1 detected by the test vectors, as well as the states of coordinates are: $\emptyset$ (.) – lack of detectable faults; and X – detecting constants 0 and 1 on the line simultaneously. The right side of the table is a matrix of assertion engine states as comparison results of the reference and actual responses of the digital device to the test patterns. A value of 1 means negative result (incomparable), 0 - match of the responses. Fig. 1. A fragment of the digital circuit and fault detection table The circuit structure is not taken into account in a fault detection table to enhance the diagnosis depth, based on calculating the actual state matrix of assertion engine, which together with the reachability matrix creates a structure mask, minimizing the set of suspected faults. For the fragment of a digital circuit shown in Fig. 1, the reachability matrix is as follows: | $S = S_{ij}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | C | |--------------|---|---|---|---|---|---|---|---|---|---|---|---| | 1 | 1 | 1 | | | | | | | | 1 | | | | 2 | 1 | 1 | 1 | 1 | | 1 | 1 | 1 | | | 1 | | | 3 | | | 1 | 1 | 1 | 1 | 1 | | 1 | | | 1 | Here assertion outputs A, B, C are monitors of the technical condition of the diagnosing object. Each of them can have two states: $\begin{aligned} A_{ij} = & \{0,1\}, A_{ij} = T_i \oplus U_j, \\ \text{forming a mask of possible faults by using the} \\ \text{following expression: } S(T_i) = & \lhd = (\bigvee_{A_j = 0} S_j) \land (\bigvee_{A_j = 0} S_j) \end{aligned}$ . Each test-vector (segment) activates its own structure, so the mask of possible faults is functionally dependent on the structure, assertions (states of observed outputs) and test patterns: $S=f\left(S,A,T_{1}\right)$ . Assuming that in the matrix $S=\left|S_{ij}\right|$ the output states are equal to (A,B,C) = (011), where the value 1 identifies the appearance of a fault in the unit, the mask of possible faults will be the following: $$\begin{split} \mathbf{S} &= (\mathbf{S}_2 \vee \mathbf{S}_3) \wedge (\overline{\mathbf{S}_1}) = \\ &(111101110010 \vee 001111101001) \wedge (\overline{110000000100}) = \\ &= (111111111011) \wedge (001111111011) = (001111111011). \end{split}$$ The resulting mask is applied to the first row of fault detection table that defines a set of suspected faults, which form output response (A, B, C) = (011) of the device assertion on the first test-vector: | Test \ Faults | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | |---------------|---|---|---|---|---|---|---|---|---|---|---|---| | T1 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | S1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | | T1(S1) | | | 0 | 0 | | | 0 | 0 | 0 | | 1 | 1 | Under the proposed procedure for obtaining a mask of one line building a matrix of structural faults activation S (T) is performed based on the use of output response table defining the states of assertion engine during test execution: | S | $S = S_{ij} $ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | | |----------------------------------------|----------------|---|----------|---|---|-----|----|---|---|---|---|---|---|---------------| | | 1 | 1 | 1 | | | | | | | | 1 | | | $\rightarrow$ | | | 2 | 1 | 1 | 1 | 1 | | 1 | 1 | 1 | | | 1 | | | | | 3 | | | 1 | 1 | 1 | 1 | 1 | | 1 | | | 1 | | | | Τ\A | F | <b>\</b> | В | C | A(' | Γ) | | | | | | | | | | T1 | 1 | L | 0 | 0 | 1 | | ĺ | | | | | | | | $\overset{\triangleleft}{\rightarrow}$ | T2 | ( | ) | 1 | 1 | 1 | | _ | | | | | | | | $\rightarrow$ | T3 | ( | ) | 0 | 0 | 0 | | _ | | | | | | | | | T4 | ( | ) | 0 | 0 | 0 | | | | | | | | | | | T5 | 1 | l | 1 | 1 | 1 | | | | | | | | | | | S(T) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | ] | | | T1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | _ | T2 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | | | _ | T3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | T4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | T5 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | To form data structures suitable for computer processing, it is necessary to translate the symbols of a fault detection table faults in the two-digit code in accordance with the rules of $\triangleright$ -coding: $\triangleright = \{0=10, 1=01, X=11, \varnothing=00\}$ the application of which to the fault detection table F (T) gives the following result: | Trop) | | _ | _ | _ | _ | | _ | _ | _ | - | - | ~ | | | | | |-------|----|----|----|----|---|----|----|----|---|----|----|----|------------------|----|----|----| | F(T) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | | | | | | T1 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | | T2 | 1 | | 1 | | 1 | | 1 | 1 | 1 | 1 | 0 | 0 | $\triangleright$ | | | | | T3 | | 1 | | 1 | 1 | | 1 | 1 | 1 | 1 | 0 | 0 | | 7 | | | | T4 | | | | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | | | | | | T5 | 0 | 0 | | | | 1 | | | | 0 | 0 | 0 | | | | | | | F( | Γ) | 1 | 2 | | 3 | 4 | 5 | i | 6 | 7 | 8 | 9 | A | В | С | | | T | 1 | 10 | 10 | ) | 10 | 10 | 0 | 0 | 10 | 10 | 10 | 10 | 10 | 01 | 01 | | ▷ 、 | T | 2 | 01 | 00 | ) | 01 | 00 | 0 | 1 | 00 | 01 | 01 | 01 | 01 | 10 | 10 | | | T | 3 | 00 | 0 | 1 | 00 | 01 | 0 | 1 | 00 | 01 | 01 | 01 | 01 | 10 | 10 | | | T | 4 | 00 | 00 | ) | 00 | 00 | 10 | 0 | 10 | 01 | 01 | 10 | 01 | 10 | 01 | | | T | 5 | 10 | 10 | ) | 00 | 00 | 0 | 0 | 01 | 00 | 00 | 00 | 10 | 10 | 10 | After obtaining the structural matrix, intended to mask the real faults in fault detection table it is necessary to perform #-superposition of two matrices: F(T) = S(T) # F(T), which is reduced to performing #operation on the coordinates of the same name $F_{ij} = F_j \leftarrow (F_j = 00) \lor (S_{ij} = 0)$ that means modification of coordinate codes in the table F (T) the predetermined conditions fulfilled. Otherwise, the operation is reduced to the inversion of the matrix cells of fault codes, masked by zero signals of the structural activation matrix, as well as all zero codes of fault detection table. The truth table of #operation in the symbol and coded form is shown below: | $\#=S_{ij}\setminus F_{ij}$ | Ø | 1 | 0 | X | $\#=S_{ij}\setminus F_{ij}$ | 00 | 01 | 10 | 11 | |-----------------------------|---|---|---|---|-----------------------------|----|----|----|----| | 0 | X | 0 | 1 | Ø | 0 | 11 | 10 | 01 | 00 | | 1 | X | 1 | 0 | X | 1 | 11 | 01 | 10 | 11 | The truth table is changed with respect to inversion of the state 00 in 11 in the presence of "1" value of the fault activation signal, because such code (00) indicates the presence of the empty set of detectable faults in a circuit line, which is impossible. But the code 00 blocks all the calculations of the conjunction on the column, making the result in 00. The inversion of the code makes it possible not mask really faults of any signs when logical multiplying. It is assumed that it is impossible to check circuit faults of different signs on the same line by a test-vector. Performing the superposition procedure of the structural matrix with coded fault detection table in accordance with the #-operation gives the following result: | S(T) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | | |----------|---|---|---|---|---|---|---|---|---|---|---|---|-----| | T1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | T2 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | # ( | | T3<br>T4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | T4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | T5 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | F( | Γ) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | C | |---|--------|------|----|------|----|----|----|----|----|----|----|----|----|----|----| | | | T | 1 | 10 | 10 | 10 | 10 | 00 | 10 | 10 | 10 | 10 | 10 | 01 | 01 | | | # \ | T2 | | 01 | 00 | 01 | 00 | 01 | 00 | 01 | 01 | 01 | 01 | 10 | 10 | | | | T. | 3 | 00 | 01 | 00 | 01 | 01 | 00 | 01 | 01 | 01 | 01 | 10 | 10 | | | | T4 | 4 | 00 | 00 | 00 | 00 | 10 | 10 | 01 | 01 | 10 | 01 | 10 | 01 | | | | T: | 5 | 10 | 10 | 00 | 00 | 00 | 01 | 00 | 00 | 00 | 10 | 10 | 10 | | | F(T) 1 | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | | | | ^ | | 10 | 10 | 01 | 01 | 11 | 01 | 01 | 01 | 01 | 10 | 10 | 10 | 1 | | | | | 10 | 11 | 01 | 11 | 01 | 11 | 01 | 01 | 01 | 10 | 10 | 10 | | | _ | | | 11 | . 10 | 11 | 10 | 10 | 11 | 10 | 10 | 10 | 10 | 01 | 01 | | | _ | | | 11 | 11 | 11 | 11 | 01 | 01 | 10 | 10 | 01 | 10 | 01 | 10 | | | | | | | 10 | 11 | 11 | 11 | 01 | 11 | 11 | 11 | 10 | 10 | 10 | | | | F(C | () = | 10 | 10 | 01 | 00 | 00 | 01 | 00 | 00 | 00 | 10 | 00 | 00 | 1 | | | F | = | 0 | 0 | 1 | | | 1 | | | | 0 | | | | In the final stage of diagnosis a single vector operation of logical multiplication for all the rows of the modified encoded truth table F(T) is performed: $$\begin{split} F(T_i) &= (\bigvee_{A_j=1} F_j) \wedge (\overline{\bigvee_{A_j=0} F_j}) = (\bigwedge_{A_j=1} F_j) \wedge (\overline{\bigvee_{A_j=0} F_j}) = \\ &= (\bigwedge_{A_j=1} F_j) \wedge (\bigwedge_{A_j=0} \overline{F}_j) = (\bigwedge_{j=1}^n F_j). \end{split}$$ This makes it possible exactly detect all the faults presented in the diagnosing object, which are shown in two lower rows of the above encoded fault detection table F(T): $F = \{1^0, 2^0, 3^1, 6^1, A^0\}$ . The theoretical proof of the matrix diagnosis of single and multiple faults is presented below in the form of two theorems. Theorem 1: Single stuck-at faults of a digital circuit, defined by qubits (two digit vectors) on the test patterns of multi-valued fault detection table, are determined by using vector and-operation, masked in rows by output response vector A(T) for all assertion points: $$F(T_i) = (\bigvee_{A_j=1}^{\vee} F_j) \wedge (\overline{\bigvee_{A_j=0}^{\vee} F_j}) =$$ $$= (\bigwedge_{A_j=1}^{\wedge} F_j) \wedge (\bigwedge_{A_j=0}^{\wedge} \overline{F}_j) = (\bigwedge_{j=1}^{n} F_j).$$ The expression is true, because: 1) The second multiplier is pure mathematics - the negation of the disjunction is the conjunction of negations, which means the multiplication of table codes by their preliminary negation. 2) The first multiplier is focused on detection the consistent faults, so it is replaced by ${}^{\wedge}$ $F_j.$ Indeed, in one line or a variable two detected $A_j\!=\!1$ faults of opposite sign cannot be present simultaneously. Therefore, in the basic formula the fault disjunction $\bigvee_{A} F_j \quad \text{is largely focused on} \quad A_i = 1$ detecting multiple faults, but not associated with a single line. Multiplicity of discrepant faults on one line, as well as the inversion of the empty fault set, theoretically creates conditions for smooth multiplying other cells of a column in order to form in each line result in the form of a fault of one sign or an empty fault set. Theorem 2: Multiple stuck-at faults of digital circuit, defined by qubits on test patterns of multivalued fault detection table, are defined by using vector or-and-operations, masked in rows by an output response vector A (T) for all assertion points: $$F(T_i) = (\bigvee_{A_j=1} F_j) \wedge (\overline{\bigvee_{A_j=0} F_j}) = (\bigvee_{A_j=1} F_j) \wedge (\bigwedge_{A_j=0} \overline{F}_j).$$ The expression is true because: 1) The second multiplier is pure mathematics - the negation of the disjunction is the conjunction of negations, which means the multiplication of table codes by their preliminary negation. 2) The first multiplier is focused on detection the multiple faults in the assumption that two detectable faults of opposite sign may be present simultaneously on a line or variable. This formula is more focused on detection of multiple faults in blocks of digital systems not connected with a single line. Multiplicity of faults in a digital system theoretically creates conditions for logical addition of other column cells to form result in the form of fault set, forming a predetermined output response vector; detectable by a test faults, which do not affect on appearance of incorrect responses on outputs, must be subtracted from them. Detecting multiple faults based on Hasse multiprocessor, which is focused on solving the coverage problem by complete enumeration of events, ensuring exact coverage of output response vector by columns of fault detection table is interesting: $$F(T_i) = (\bigvee_j F_j) \oplus A = 0.$$ This solution is a combination of columns, involved in vector operations of logic addition (OR), which provides the equality to output response vector. Because the operation is time-consuming, then it should be used Hasse multiprocessor, focused on calculating the power set in almost parallel mode. To sum up, it should be noted that a model for diagnosing digital devices contains transducers, focused to implementation of the following steps (Fig. 2): - 1. Preprocessing. Generating the initial diagnostic information in the form of diagnostic test, fault detection table and reachability matrix of a digital system. - 2. Testing real unit, based on the use of industrial simulator to compare the actual responses and reference values on the observed assertion lines, which enables to form a matrix of output responses or output response vector in binary alphabet. Fig. 2. Diagnosis and repair cycle - 3. Calculating the activity matrix of the graph structure for each input test pattern, which is equal to the dimension of fault detection table by using the output response matrix and reachability matrix, which allows significantly reducing the area of suspected faults - 4. Modification of the content of the fault detection table by means of their masking by an activity matrix of graph structure in order to detect only those faults, which really form an output response matrix in the diagnostic process. - 5. Executing the procedure of logical multiplication of the fault detection table rows to obtain the vector of suspected faults. - 6. Repairing digital unit by means of readdressing the faulty logic components to their analogues from spares and repeating the diagnosis process. ### 3. Conclusion A theory and implementation of quantum models, methods and algorithms to improve the performance of existing software and hardware tools for analysis and synthesis of digital computing devices by increasing the dimension of the data structures and memory are proposed. A matrix method for quantum diagnosing functional failures and stuck-at faults in software or hardware units is described; it is focused on the qubit structures of diagnostic information that allows significantly reducing the computational complexity of simulation and diagnosis through the introduction of parallel logic operations on matrix data. ### 4. References - [1] Michael A. Nielsen & Isaac L. Chuang. Quantum Computation and Quantum Information. Cambridge University Press. 2010. 676p. - [2] *Hahanov V.I.* Digital System-on-Chip Design and Test. Kharkov: Novoye Slovo, 2009. 484 p. - [3] Hahanov V., Wajeb Gharibi, Litvinova E., Chumachenko S. Information analysis infrastructure for diagnosis // Information an int. interdisciplinary journal. 2011. Japan. Vol.14. № 7. P. 2419-2433. - [4] Hahanov V.I., Murad A.A., Litvinova E.I., Guz O.A., Hahanova I.V. Quantum models for computing processes // Radioelectronics & Informatics. 2011. No 3. P.35-40. - [5] Bondarenko M.F., Hahanov V.I., Litvinova E.I. Logical Associative Multiprocessor Structure. Automation and Remote Control. 2012. No 10. P. 71-92. - [6] Hahanov V.I. Technical diagnosis of digital and microprocessor structures. K.: ICIO. 1995. 242 p. - [7] Vladimir Hahanov, Alexander Barkalov and Marian Adamsky. Infrastructure intellectual property for SoC simulation and diagnosis service. Springer, 2011. P. 289-330. - [8] *Gorbatov V.A.* Fundamentals of Discrete Mathematics. M.: Vysshaya Shkola. 1986. 311 p. - [9] Hahanov V., Litvinova E., Gharibi W., Murad Ali Abbas. Qubit models for SoC Synthesis Parallel and cloud computing. USA. 2012. Vol.1. Iss 1. P. 16-20. - [10] Hahanov V.I., Litvinova E.I., Chumachenko S.V., Baghdadi Ammar Awni Abbas, Eshetie Abebech, Mandefro. Qubit Model for solving the coverage problem // Proc. of IEEE East-West Design and Test Symposium. IEEE. USA. Kharkov. 14-17 September 2012. P.142 144. - [11] Chzen G., Menning E., Metz G. Fault diagnosis of digital computing systems. M.: Mir. 1972. 230 p. Camera-ready was prepared in Kharkov National University of Radio Electronics Lenin Ave, 14, KNURE, Kharkov, 61166, Ukraine Approved for publication: 11.09.2013. Format 60×841/8. Relative printer's sheets: 52. Circulation: 200 copies. Published by SPD FL Stepanov V.V. Ukraine, 61168, Kharkov, Ak. Pavlova st., 311 Матеріали симпозіуму «Схід-Захід Проектування та Діагностування — 2013» Макет підготовлено у Харківському національному університеті радіоелектроніки Редактори: Володимир Хаханов, Світлана Чумаченко, Євгенія Литвинова Пр. Леніна, 14, ХНУРЕ, Харків, 61166, Україна > Підписано до публікації: 11.09.2013. Формат 60×84<sup>1</sup>/<sub>8</sub>. Умов. друк. Арк. 52. Тираж: 200 прим. Видано: СПД ФЛ Степанов В.В. Вул. Ак. Павлова, 311, Харків, 61168, Україна